# DATA SHEET 74F524 8-bit register comparator (open-collector + 3-State) **Product specification** 1990 Aug 07

INTEGRATED CIRCUITS

IC15 Data Handbook







## 74F524

## **FEATURES**

- 8-Bit bidirectional register with bus-oriented input-output
- Independent serial input-output to register
- Register bus comparator with 'equal to', 'greater than' and 'less than' outputs
- Cascadable in groups of 8-bits
- Open collector comparator outputs for AND-wired expansion
- Two's complement or magnitude compare

## DESCRIPTION

The 74F524 is an 8-bit bidirectional register with parallel input and output, plus serial input and output progressing from MSB to LSB. All data inputs, serial and parallel, are loaded by the rising edge of the clock. The device functions are controlled by two control lines (S0, S1) to execute shift, load, hold and read out. An 8-bit comparator examines the data stored in the registers and on the data bus. Three true-High, open collector outputs representing 'register equal to bus', 'register greater than bus' and 'register less than bus' are provided. These outputs can be disabled to the OFF state by the use of Status Enable (SE). A mode control has also been provided to allow Two's Complement as well as magnitude compare. Linking inputs are provided for expansion to longer words.

#### S0 20 V<sub>CC</sub> 1 I/O0 2 19 S1 18 SE I/O1 3 I/O2 4 17 C/SI 16 C/SO I/O3 5 I/O4 6 15 EQ I/O5 7 14 GT I/06 8 13 LT 12 M I/O7 9 GND 10 11 CP SF00970

| TYPE   | TYPICAL f <sub>MAX</sub> | TYPICAL SUPPLY CURRENT<br>(TOTAL) |
|--------|--------------------------|-----------------------------------|
| 74F524 | 65MHz                    | 110mA                             |

## **ORDERING INFORMATION**

**PIN CONFIGURATION** 

| DESCRIPTION        | COMMERCIAL<br>RANGE<br>V <sub>CC</sub> = 5V ±10%,<br>T <sub>amb</sub> = 0°C to +70°C | PKG DWG # |
|--------------------|--------------------------------------------------------------------------------------|-----------|
| 20-pin plastic DIP | N74F524N                                                                             | SOT146-1  |
| 20-pin plastic SOL | N74F524D                                                                             | SOT163-1  |

## INPUT AND OUTPUT LOADING AND FAN-OUT TABLE

| PINS   | DESCRIPTION                            | 74F(U.L.)<br>HIGH/LOW | LOAD VALUE<br>HIGH/LOW |
|--------|----------------------------------------|-----------------------|------------------------|
| l/On   | Parallel data inputs                   | 3.5/1.0               | 70µA/0.6mA             |
| S0, S1 | Mode select inputs                     | 1.0/1.0               | 20µA/0.6mA             |
| C/SI   | Status priority or serial data input   | 1.0/1.0               | 20µA/0.6mA             |
| СР     | Clock pulse input (active rising edge) | 1.0/1.0               | 20µA/0.6mA             |
| SE     | Status enable input (active Low)       | 1.0/1.0               | 20µA/0.6mA             |
| Μ      | Compare mode select input              | 1.0/1.0               | 20µA/0.6mA             |
| l/On   | 3-state parallel data outputs          | 150/40                | 3.0mA/24mA             |
| C/SO   | Status priority or serial data output  | 50/33                 | 1.0mA/20mA             |
| LT     | Register less than bus output          | OC/33                 | OC/20mA                |
| EQ     | Register equal to bus output           | OC/33                 | OC/20mA                |
| GT     | Register greater than bus output       | OC/33                 | OC/20mA                |

NOTE:

One (1.0) FAST Unit Load (U.L.) is defined as  $20\mu A$  in the High state and 0.6mA in the Low state.

OC=Open Collector

# 74F524

## LOGIC SYMBOL for 74F456



## LOGIC SYMBOL (IEEE/IEC) for 74F456



## FUNCTIONAL DESCRIPTION

The 74F524 contains eight D-type flip-flops connected as a shift register with provision for either parallel or serial loading. Parallel data may be read from or loaded into the registers via the data bus I/O0–I/O7. Serial data is loaded into the register from the C/SI input and may be shifted through the register and out through the C/SO output. Both parallel and serial data entry occurs on the rising edge of the clock (CP). The operation of the shift register is controlled by two signals, S0 and S1, according to the Select Function Table. The 3-State parallel output buffers are enabled only in the READ mode.

## SELECT FUNCTION TABLE

| S0                     | S1 | OPERATION                                              |  |  |  |  |  |  |
|------------------------|----|--------------------------------------------------------|--|--|--|--|--|--|
| L                      | L  | HOLD-Retains data in shift register                    |  |  |  |  |  |  |
| L                      | Н  | READ-Read contents in register onto data bus           |  |  |  |  |  |  |
| Н                      | L  | SHIFT–Allows serial shifting on next rising clock edge |  |  |  |  |  |  |
| Н                      | Н  | LOAD-Load data on bus into register                    |  |  |  |  |  |  |
| H = High voltage level |    |                                                        |  |  |  |  |  |  |

L = Low voltage level

One port of an 8-bit comparator is attached to the data bus while the other port is tied to the outputs of the internal register. Three active-OFF Open Collector outputs indicate whether the contents held in the shift register are 'greater than' (GT). 'less than' (LT), or 'equal to' (EQ) the data on the input bus. A High signal on the Status Enable (SE) input disables these outputs to the OFF state. A mode control (M) input allows selection between a straightforward magnitude compare or a comparison between Two's complement numbers.

## NUMBER REPRESENTATION SELECT TABLE

| М                          | OPERATION       |  |  |  |
|----------------------------|-----------------|--|--|--|
| L Magnitude compare        |                 |  |  |  |
| H Two's Complement compare |                 |  |  |  |
| H = Hig                    | h voltage level |  |  |  |

L = Low voltage level

For 'greater than' or 'less than' detection, the C/SI input must be held High, as indicated in the Function Table. The internal logic is arranged such that a Low signal on the C/SI input places the 'greater than' and 'less than' outputs in their off state. (Note that this off state serves also as the active state when C/SI is High. It is intended for use in expansion to word lengths greater than 8 bits using multiple 74S524s as explained in the next 3 paragraphs.) The C/SO output will be forced High if the 'equal to' status condition exists; otherwise, C/SO will be held Low.

Word length expansion (in groups of 8 bits) can be achieved by connecting the C/SO output of the more significant byte to the C/SI input of the next less significant byte and also to its own  $\overline{SE}$  input (see Application Figure 1). The CS/I input of the most significant device is held High while the  $\overline{SE}$  input of the least significant device is held Low. The corresponding status outputs are AND-wired together. In the case of two's complement number compare, only the Mode input to the most significant devices are held Low.

Suppose that an inequality condition is detected in the most significant device. Assuming that the byte stored in the register is greater than the byte on the data bus, then the EQ and LT outputs will be pulled Low, whereas the GT output will float High. Also, the

# 74F524

CS/O output of the most significant device will be forced Low, disabling the subsequent devices but enabling its own status outputs. The corrected status condition is thus indicated. The same applies if the register byte is less than the data byte, only in this case the EQ and GT outputs go Low, whereas the LT output floats High.

If an equality condition is detected in the most significant device, its C/SO output is forced High. This enables the next less significant

device and disables its own status outputs. In this way, the status output proximity is handed down to the next less significant device which now effectively becomes the most significant byte. The worst case propagation delay for a compare operation involving 'n' cascaded 74F524s will be when an equality condition is detected in all but the least significant byte. In this case, the status priority has to ripple all the way down the chain before the correct status output is established. Typically, this will take 35+6(n-2) ns.

## APPLICATION



Figure 1. Cascading 74F524s for Comparing Longer Words

## **FUNCTION TABLE**

|    |                                           |                     | INPUT               | S                 | OUTPUTS |    |    |            | OPERATING MODE         |  |
|----|-------------------------------------------|---------------------|---------------------|-------------------|---------|----|----|------------|------------------------|--|
| SE | C/SI                                      | S0                  | S1                  | Data comparison   | EQ      | GT | LT | C/SO       | OPERATING MODE         |  |
| н  | н                                         | L                   | L                   | Х                 | н       | Н  | н  | (1)        | Hold                   |  |
| н  | L                                         | L                   | L                   | Х                 | н       | н  | н  | L          | ΠΟΙά                   |  |
| н  | Х                                         | Н                   | L                   | Х                 | Н       | Н  | н  | Q0         | Shift                  |  |
| н  | н                                         | L                   | Н                   | Х                 | н       | Н  | н  | (1)        | Read                   |  |
| н  | L                                         | L                   | Н                   | Х                 | н       | н  | н  | L          | Reau                   |  |
| н  | н                                         | Н                   | Н                   | Х                 | н       | Н  | н  | (1)        | Load                   |  |
| н  | L                                         | Н                   | Н                   | Х                 | н       | Н  | н  | L          | LUau                   |  |
| L  | L                                         | H or L <sup>2</sup> | H or L <sup>2</sup> | 0A–0H > I/00–I/07 | L       | Н  | н  | L          |                        |  |
| L  | L                                         | H or L <sup>2</sup> | H or L <sup>2</sup> | 0A–0H = I/00–I/07 | н       | н  | н  | L          | Compare<br>(GT=CT=off) |  |
| L  | L L Hor L <sup>2</sup> Hor L <sup>2</sup> |                     | 0A–0H < I/00–I/07   | L                 | н       | н  | L  | (0. 0. 0.) |                        |  |
| L  | н                                         | H or L <sup>2</sup> | H or L <sup>2</sup> | 0A–0H > I/00–I/07 | L       | Н  | L  | L          |                        |  |
| L  | н                                         | H or L <sup>2</sup> | H or L <sup>2</sup> | 0A–0H = I/00–I/07 | н       | L  | L  | н          | Compare<br>(GT=CT=on)  |  |
| L  | н                                         | H or L <sup>2</sup> | H or L <sup>2</sup> | 0A–0H < I/00–I/07 | L       | L  | н  | L          | (001-01)               |  |

(1) = High if I/On=Dn, otherwise Low

2 = Must meet setup and hold time requirements

H = High voltage level

L = Low voltage level

X = Don't care

# 74F524

## LOGIC DIAGRAM



# 74F524

#### **ABSOLUTE MAXIMUM RATINGS**

(Operation beyond the limits set forth in this table may impair the useful life of the device. Unless otherwise noted these limits are over the operating free-air temperature range.)

| SYMBOL           | PARAMETER                                      | RATING                   | UNIT     |    |  |
|------------------|------------------------------------------------|--------------------------|----------|----|--|
| V <sub>CC</sub>  | Supply voltage                                 | -0.5 to +7.0             | V        |    |  |
| V <sub>IN</sub>  | Input voltage                                  | Input voltage            |          |    |  |
| I <sub>IN</sub>  | Input current                                  | -30 to +5                | mA       |    |  |
| V <sub>OUT</sub> | Voltage applied to output in High output state | -0.5 to +V <sub>CC</sub> | V        |    |  |
|                  | Current applied to output in Low output state  | All except I/O           | 40       | mA |  |
| IOUT             | Current applied to output in Low output state  | 48                       | mA       |    |  |
| T <sub>amb</sub> | Operating free-air temperature range           | -                        | 0 to +70 | °C |  |
| T <sub>stg</sub> | Storage temperature range                      | -65 to +150              | °C       |    |  |

## **RECOMMENDED OPERATING CONDITIONS**

| SYMBOL           | D. D.                                |                 | LIMITS |     |     |      |  |
|------------------|--------------------------------------|-----------------|--------|-----|-----|------|--|
| STINDUL          | <br>                                 | ARAMETER        | MIN    | NOM | MAX | UNIT |  |
| V <sub>CC</sub>  | Supply voltage                       |                 | 4.5    | 5.0 | 5.5 | V    |  |
| V <sub>IH</sub>  | High-level input voltage             |                 | 2.0    |     |     | V    |  |
| VIL              | Low-level input voltage              |                 |        | 0.8 | V   |      |  |
| I <sub>IK</sub>  | Input clamp current                  |                 |        |     | -18 | mA   |  |
| V <sub>OH</sub>  | High-level output voltage            | LT, EQ, GT only |        |     | 4.5 | V    |  |
|                  | Ligh lovel output ourrest            |                 |        | -3  | mA  |      |  |
| ЮН               | High-level output current            |                 |        | -1  | mA  |      |  |
|                  |                                      | All except I/O  |        |     | 20  | mA   |  |
| IOL              | Low-level output current             |                 |        | 24  | mA  |      |  |
| T <sub>amb</sub> | Operating free-air temperature range |                 | 0      |     | 70  | °C   |  |

74F524

## **DC ELECTRICAL CHARACTERISTICS**

(Over recommended operating free-air temperature range unless otherwise noted.)

| SYMBOL           | PARAMETER                                              | 5                    | теет                                             |                                                 | O TAG               |     | LIMITS           |      | UNIT |
|------------------|--------------------------------------------------------|----------------------|--------------------------------------------------|-------------------------------------------------|---------------------|-----|------------------|------|------|
| STMBOL           |                                                        |                      | TEST CONDITIONS <sup>NO TAG</sup>                |                                                 |                     | MIN | TYP <sup>2</sup> | MAX  | UNIT |
| I <sub>OH</sub>  | High-level output current                              | LT, EQ, GT<br>only   | $V_{CC} = MIN, V_{IH} = MIN, V$                  | / <sub>IL</sub> = MAX,<br>/ <sub>OH</sub> = MAX |                     |     |                  | 250  | μΑ   |
|                  |                                                        | C/SO only            | V <sub>CC</sub> = MIN,                           |                                                 | ±10%V <sub>CC</sub> | 2.5 |                  |      | V    |
| V <sub>OH</sub>  | High-level output voltage                              | I/On only            | $V_{IL} = MAX$ , $I_{OH} = MAX \pm 10\%$         | $\pm 10\% V_{CC}$                               | 2.4                 |     |                  | V    |      |
|                  |                                                        | 1/On only            | $V_{IH} = MIN$                                   |                                                 | ±5%V <sub>CC</sub>  | 2.7 | 3.4              |      | V    |
| V                |                                                        |                      |                                                  |                                                 | $\pm 10\% V_{CC}$   |     | 0.35             | 0.50 | V    |
| V <sub>OL</sub>  | Low-level output voltage                               |                      | $V_{IL} = MAX,$ $V_{OL} = MAX$<br>$V_{IH} = MIN$ | IOL = MAX                                       | ±5%V <sub>CC</sub>  |     | 0.35             | 0.50 | V    |
| V <sub>IK</sub>  | Input clamp voltage                                    |                      | V <sub>CC</sub> = MIN, I                         | $V_{CC} = MIN, I_I = I_{IK}$                    |                     |     | -0.73            | -1.2 | V    |
| 1.               | Input current at maximum                               | l/On                 | V <sub>CC</sub> = MAX,                           | $V_{CC} = MAX, V_I = 5.5V$                      |                     |     |                  | 1    | mA   |
| "                | input voltage                                          | Except I/On          | $V_{CC} = MAX, V_I = 7.0V$                       |                                                 |                     |     |                  | 100  | μΑ   |
| I <sub>IH</sub>  | High-level input current                               | Except I/On          | $V_{CC} = MAX,$                                  | V <sub>I</sub> = 2.7V                           |                     |     |                  | 20   | μΑ   |
| IIL              | Low-level input current                                | Except 1/On          | V <sub>CC</sub> = MAX,                           | V <sub>I</sub> = 0.5V                           |                     |     |                  | -0.6 | mA   |
| I <sub>OZH</sub> | Off-state output current<br>High-level voltage applied | · I/On only          | V <sub>CC</sub> = MAX,                           | V <sub>CC</sub> = MAX, V <sub>O</sub> = 2.7V    |                     |     |                  | 70   | μΑ   |
| I <sub>OZL</sub> | Off-state output current<br>Low-level voltage applied  | 1/On only            | $V_{CC} = MAX, V_O = 0.5V$                       |                                                 |                     |     |                  | -0.6 | mA   |
| I <sub>OS</sub>  | Short-circuit output current <sup>3</sup>              | Except LT,<br>EQ, GT | V <sub>CC</sub> = MAX                            |                                                 |                     | -60 |                  | -150 | mA   |
| I <sub>CC</sub>  | Supply current (total)                                 |                      | $V_{CC} = MAX$                                   |                                                 |                     |     | 110              | 150  | mA   |

NOTES:

1. For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions for the applicable type.

2. All typical values are at  $V_{CC} = 5V$ ,  $T_{amb} = 25^{\circ}C$ . 3. Not more than one output should be shorted at a time. For testing  $I_{OS}$ , the use of high-speed test apparatus and/or sample-and-hold techniques are preferable in order to minimize internal heating and more accurately reflect operational values. Otherwise, prolonged shorting of a High output may raise the chip temperature well above normal and thereby cause invalid readings in other parameter tests. In any sequence of parameter tests, IOS tests should be performed last.

# 74F524

## AC ELECTRICAL CHARACTERISTICS

| SYMBOL                               | PARAMETER                                      | TEST<br>CONDITION                        | T <sub>a</sub> | / <sub>CC</sub> = +5<br><sub>mb</sub> = +25<br>0pF, R <sub>L</sub> : | °C           | $T_{amb} = 0^{\circ}$ | 5V ± 10%<br>C to +70°C<br>R <sub>L</sub> = 500Ω | UNIT |
|--------------------------------------|------------------------------------------------|------------------------------------------|----------------|----------------------------------------------------------------------|--------------|-----------------------|-------------------------------------------------|------|
|                                      |                                                |                                          | MIN            | TYP                                                                  | MAX          | MIN                   | MAX                                             |      |
| f <sub>MAX</sub>                     | Maximum clock frequency                        | Waveform 4                               | 50             | 65                                                                   |              | 45                    |                                                 | MHz  |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>I/On to EQ                | Waveform 2                               | 9.0<br>4.5     | 11.5<br>7.5                                                          | 17.0<br>11.0 | 9.0<br>4.5            | 18.0<br>12.0                                    | ns   |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>I/On to GT                | Waveform 2                               | 8.5<br>6.5     | 11.0<br>9.5                                                          | 17.0<br>15.5 | 8.5<br>6.5            | 18.0<br>16.5                                    | ns   |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>I/On to LT                | Waveform 2                               | 8.0<br>6.0     | 11.0<br>10.5                                                         | 17.0<br>14.0 | 8.0<br>6.0            | 18.0<br>15.0                                    | ns   |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>I/On to C/SO              | Waveform 2                               | 7.0<br>6.5     | 13.0<br>9.0                                                          | 16.0<br>14.0 | 7.0<br>5.5            | 17.0<br>15.0                                    | ns   |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>CP to EQ                  | Waveform 4                               | 11.0<br>4.0    | 17.0<br>8.0                                                          | 22.0<br>14.0 | 10.0<br>4.0           | 23.0<br>15.0                                    | ns   |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>CP to GT                  | Waveform 4                               | 11.0<br>10.0   | 16.0<br>16.5                                                         | 20.0<br>21.0 | 10.0<br>10.0          | 21.0<br>22.0                                    | ns   |
| t <sub>PHL</sub><br>t <sub>PLH</sub> | Propagation delay<br>CP to LT                  | Waveform 4                               | 11.0<br>8.0    | 16.0<br>14.0                                                         | 23.0<br>18.0 | 10.0<br>8.0           | 24.0<br>19.0                                    | ns   |
| t <sub>PLH</sub>                     | Propagation delay<br>CP to C/SO (Load)         | Waveform 4                               | 10.0           | 16.0                                                                 | 20.0         | 10.0                  | 21.0                                            | ns   |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>CP to C/SO (Serial shift) | Waveform 4                               | 5.0<br>4.5     | 10.0<br>9.0                                                          | 13.0<br>11.5 | 5.0<br>4.5            | 14.0<br>12.5                                    | ns   |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>C/SI to GT                | Waveform 1                               | 8.0<br>3.0     | 10.5<br>4.5                                                          | 16.0<br>8.5  | 9.0<br>2.5            | 17.0<br>9.5                                     | ns   |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>C/SI to LT                | Waveform 1                               | 8.0<br>3.0     | 10.5<br>6.0                                                          | 17.0<br>8.5  | 8.0<br>2.5            | 18.0<br>9.5                                     | ns   |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>Sn to C/SO                | Waveform 2                               | 6.5<br>5.5     | 8.0<br>10.0                                                          | 14.5<br>17.0 | 6.5<br>5.5            | 15.5<br>18.0                                    | ns   |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>SE to EQ                  | Waveform 2                               | 3.5<br>2.5     | 7.0<br>4.5                                                           | 10.5<br>8.0  | 3.5<br>2.5            | 11.5<br>9.0                                     | ns   |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>SE to GT                  | Waveform 2                               | 6.0<br>3.5     | 8.0<br>5.0                                                           | 13.0<br>8.0  | 6.0<br>3.0            | 14.0<br>9.0                                     | ns   |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>SE to LT                  | Waveform 2                               | 5.0<br>3.5     | 8.0<br>5.5                                                           | 12.0<br>8.0  | 5.0<br>3.0            | 13.0<br>9.0                                     | ns   |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>C/SI to C/SO              | Waveform 2                               | 4.0<br>4.0     | 7.0<br>7.0                                                           | 11.0<br>11.0 | 4.0<br>4.0            | 12.0<br>12.0                                    | ns   |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>M to GT                   | Waveform 2                               | 8.0<br>8.0     | 13.0<br>10.0                                                         | 18.0<br>15.5 | 8.0<br>8.0            | 19.0<br>16.5                                    | ns   |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>M to LT                   | Waveform 2                               | 10.0<br>6.0    | 15.0<br>8.0                                                          | 20.0<br>12.0 | 10.0<br>5.0           | 21.0<br>13.0                                    | ns   |
| t <sub>PZH</sub><br>t <sub>PZL</sub> | Output Enable time<br>Sn to I/On               | Waveform<br>NO TAG<br>Waveform<br>NO TAG | 4.5<br>5.5     | 7.0<br>9.0                                                           | 13.0<br>15.0 | 4.5<br>5.5            | 14.0<br>16.0                                    | ns   |
| t <sub>PHZ</sub><br>t <sub>PLZ</sub> | Output Disable time<br>Sn to I/On              | Waveform<br>NO TAG<br>Waveform<br>NO TAG | 3.0<br>4.5     | 5.0<br>8.0                                                           | 12.0<br>12.5 | 2.0<br>4.5            | 13.0<br>13.5                                    | ns   |

# 74F524

## **AC SETUP REQUIREMENTS**

|                                          | LIMITS                                  |                             |              |                                                                                                     |     |              |                                                                                                                  |    |  |
|------------------------------------------|-----------------------------------------|-----------------------------|--------------|-----------------------------------------------------------------------------------------------------|-----|--------------|------------------------------------------------------------------------------------------------------------------|----|--|
| SYMBOL                                   | PARAMETER                               | PARAMETER TEST<br>CONDITION |              | T <sub>amb</sub> = +25°C<br>V <sub>CC</sub> = +5.0V<br>C <sub>L</sub> = 50pF, R <sub>L</sub> = 500Ω |     |              | T <sub>amb</sub> = 0°C to +70°C<br>V <sub>CC</sub> = +5.0V ± 10%<br>C <sub>L</sub> = 50pF, R <sub>L</sub> = 500Ω |    |  |
|                                          |                                         |                             | MIN          | TYP                                                                                                 | MAX | MIN          | MAX                                                                                                              | 1  |  |
| t <sub>s</sub> (H)<br>t <sub>s</sub> (L) | Setup time, High or Low<br>I/On to CP   | Waveform 3                  | 6.0<br>6.0   |                                                                                                     |     | 6.0<br>6.0   |                                                                                                                  | ns |  |
| t <sub>h</sub> (H)<br>t <sub>h</sub> (L) | Hold time, High or Low<br>I/On to CP    | Waveform 3                  | 0<br>0       |                                                                                                     |     | 0<br>0       |                                                                                                                  | ns |  |
| t <sub>s</sub> (H)<br>t <sub>s</sub> (L) | Setup time, High or Low<br>S0, S1 to CP | Waveform 3                  | 13.5<br>10.0 |                                                                                                     |     | 15.0<br>10.0 |                                                                                                                  | ns |  |
| t <sub>h</sub> (H)<br>t <sub>h</sub> (L) | Hold time, High or Low<br>S0, S1 to CP  | Waveform 3                  | 0<br>0       |                                                                                                     |     | 0<br>0       |                                                                                                                  | ns |  |
| t <sub>s</sub> (H)<br>t <sub>s</sub> (L) | Setup time, High or Low<br>C/SI to CP   | Waveform 3                  | 7.0<br>7.0   |                                                                                                     |     | 7.0<br>7.0   |                                                                                                                  | ns |  |
| t <sub>h</sub> (H)<br>t <sub>h</sub> (L) | Hold time, High or Low<br>C/SI to CP    | Waveform 3                  | 0<br>0       |                                                                                                     |     | 0<br>0       |                                                                                                                  | ns |  |
| t <sub>w</sub> (H)<br>t <sub>w</sub> (L) | CP pulse width,<br>High or Low          | Waveform 4                  | 5.0<br>10.0  |                                                                                                     |     | 5.0<br>10.0  |                                                                                                                  | ns |  |

## AC WAVEFORMS

For all waveforms,  $V_M = 1.5V$ .

The shaded areas indicate when the input is permitted to change for predictable output performance.



Waveform 1. Propagation Delay for Inverting Outputs



Waveform 3. Setup and Hold Times







Waveform 4. Propagation Delay, Clock to Output, Clock Pulse Width, and Maximum Clock Frequency

## 74F524

## **AC WAVEFORMS (Continued)**

For all waveforms,  $V_M = 1.5V$ .

The shaded areas indicate when the input is permitted to change for predictable output performance.



Waveform 5. 3-State Output Enable Time to High Level and Output Disable Time from High Level



Waveform 6. 3-State Output Enable Time to Low Level and Output Disable Time from Low Level



## **TEST CIRCUIT AND WAVEFORMS**



## Note

1. Plastic or metal protrusions of 0.25 mm maximum per side are not included.

| OUTLINE  |     | REFERENCES | EUROPEAN | ISSUE DATE |                                  |
|----------|-----|------------|----------|------------|----------------------------------|
| VERSION  | IEC | JEDEC      | EIAJ     | PROJECTION | ISSUE DATE                       |
| SOT146-1 |     |            | SC603    |            | <del>-92-11-17</del><br>95-05-24 |

Product specification

74F524



1. Plastic or metal protrusions of 0.15 mm maximum per side are not included.

0.01

0.019

0.014

0.013

0.009

0.51

0.49

0.30

0.29

0.012

0.004

0.10

inches

Note

0.096

0.089

| OUTLINE<br>VERSION | REFERENCES |          |      |  | EUROPEAN   | ISSUE DATE                       |
|--------------------|------------|----------|------|--|------------|----------------------------------|
|                    | IEC        | JEDEC    | EIAJ |  | PROJECTION | ISSUE DATE                       |
| SOT163-1           | 075E04     | MS-013AC |      |  | $\bigcirc$ | <del>-95-01-24</del><br>97-05-22 |
|                    | I          |          |      |  |            |                                  |

0.050

0.419

0.394

0.043

0.016

0.055

0.043

0.039

0.01

0.01

0.004

0.035

0.016

Product specification

74F524

74F524

NOTES

# 74F524

#### Data sheet status

| Data sheet<br>status       | Product<br>status | Definition <sup>[1]</sup>                                                                                                                                                                                                                                |  |
|----------------------------|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Objective<br>specification | Development       | This data sheet contains the design target or goal specifications for product development.<br>Specification may change in any manner without notice.                                                                                                     |  |
| Preliminary specification  | Qualification     | This data sheet contains preliminary data, and supplementary data will be published at a later<br>Philips Semiconductors reserves the right to make chages at any time without notice in order t<br>improve design and supply the best possible product. |  |
| Product<br>specification   | Production        | This data sheet contains final specifications. Philips Semiconductors reserves the right to make changes at any time without notice in order to improve design and supply the best possible product.                                                     |  |

[1] Please consult the most recently issued datasheet before initiating or completing a design.

## Definitions

**Short-form specification** — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook.

Limiting values definition — Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

**Application information** — Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

## Disclaimers

Life support — These products are not designed for use in life support appliances, devices or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application.

**Right to make changes** — Philips Semiconductors reserves the right to make changes, without notice, in the products, including circuits, standard cells, and/or software, described or contained herein in order to improve design and/or performance. Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no license or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified.

Philips Semiconductors 811 East Arques Avenue P.O. Box 3409 Sunnyvale, California 94088–3409 Telephone 800-234-7381 © Copyright Philips Electronics North America Corporation 1998 All rights reserved. Printed in U.S.A.

print code Document order number: Date of release: 10-98 9397-750-05131

Let's make things better.





