# 捷多邦,专业PCB打样工厂,24小时加急出货 SN74F574 OCTAL EDGE-TRIGGERED D-TYPE FLIP-FLOP WITH 3-STATE OUTPUTS

SDFS005A - D3034, SEPTEMBER 1987 - REVISED OCTOBER 1993

- Eight D-Type Flip-Flops in a Single Package
- 3-State Bus-Driving True Outputs
- Full Parallel Access for Loading
- Buffered Control Inputs
- Package Options Include Plastic Small-Outline Packages and Standard Plastic 300-mil DIPs

#### description

This 8-bit flip-flop features 3-state outputs designed specifically for driving highly capacitive or relatively low-impedance loads. It is particularly suitable for implementing buffer registers, I/O ports, bidirectional bus drivers, and working registers.

DW OR N PACKAGE (TOP VIEW)



The eight flip-flops of the SN74F574 are edge-triggered D-type flip-flops. On the positive transition of the clock (CLK) input, the Q outputs will be set to the logic levels that were set up at the data (D) inputs.

A buffered output enable ( $\overline{OE}$ ) input can be used to place the eight outputs in either a normal logic state (high or low logic levels) or a high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The high-impedance state and increased drive provide the capability to drive bus lines without need for interface or pullup components.

The output enable ( $\overline{OE}$ ) does not affect the internal operations of the flip-flops. Old data can be retained or new data can be entered while the outputs are in the high-impedance state.

The SN74F574 is characterized for operation from 0°C to 70°C.

FUNCTION TABLE (each flip-flop)

| (1) | INPUTS     | OUTPUT |                |
|-----|------------|--------|----------------|
| OE  | CLK        | D      | Q              |
| L   | 1          | Н      | Н              |
| L   | $\uparrow$ | L      | L              |
| L   | L          | Χ      | Q <sub>0</sub> |
| Н   | X          | Χ      | Z              |

### SN74F574 OCTAL EDGE-TRIGGERED D-TYPE FLIP-FLOP WITH 3-STATE OUTPUTS

SDFS005A - D3034, SEPTEMBER 1987 - REVISED OCTOBER 1993

#### logic symbol†

#### OE ΕN **CLK** > C1 2 19 1D 1D $\nabla$ **1Q** 3 18 2D 2Q 4 17 3D **3Q** 16 4D **4Q** 6 15 5D 5Q 7 14 6D 6Q 8 13 7D 7Q 9 12 8D 8Q

#### logic diagram (positive logic)



To Seven Other Channels

#### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)‡

| Supply voltage range, V <sub>CC</sub>                                  | 0.5 V to 7 V             |
|------------------------------------------------------------------------|--------------------------|
| Input voltage range, V <sub>I</sub> (see Note 1)                       | –1.2 V to 7 V            |
| Input current range                                                    | –30 mA to 5 mA           |
| Voltage range applied to any output in the disabled or power-off state | –0.5 V to 5.5 V          |
| Voltage range applied to any output in the high state                  | 0.5 V to V <sub>CC</sub> |
| Current into any output in the low state                               | 48 mA                    |
| Operating free-air temperature range                                   | 0°C to 70°C              |
| Storage temperature range                                              | –65°C to 150°C           |

<sup>‡</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### recommended operating conditions

|                 |                                | MIN | NOM | MAX  | UNIT |
|-----------------|--------------------------------|-----|-----|------|------|
| VCC             | Supply voltage                 | 4.5 | 5   | 5.5  | V    |
| $V_{IH}$        | High-level input voltage       | 2   |     |      | V    |
| V <sub>IL</sub> | Low-level input voltage        |     |     | 0.8  | V    |
| ΙΙΚ             | Input clamp current            |     |     | - 18 | mA   |
| IOH             | High-level output current      |     |     | -3   | mA   |
| lOL             | Low-level output current       |     |     | 24   | mA   |
| T <sub>A</sub>  | Operating free-air temperature | 0   |     | 70   | °C   |



<sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.

NOTE 1: The input-voltage ratings may be exceeded provided the input-current ratings are observed.

## SN74F574 OCTAL EDGE-TRIGGERED D-TYPE FLIP-FLOP WITH 3-STATE OUTPUTS SDFS005A - D3034, SEPTEMBER 1987 - REVISED OCTOBER 1993

#### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER         | 1                         | TEST CONDITIONS                            |      | TYP† | MAX   | UNIT |
|-------------------|---------------------------|--------------------------------------------|------|------|-------|------|
| VIK               | $V_{CC} = 4.5 \text{ V},$ | $I_{I} = -18 \text{ mA}$                   |      |      | - 1.2 | V    |
|                   | V <sub>CC</sub> = 4.5 V   | I <sub>OH</sub> = - 1 mA                   | 2.5  | 3.4  |       |      |
| VOH               | VCC = 4.5 V               | $I_{OH} = -3 \text{ mA}$                   | 2.4  | 3.3  |       | V    |
|                   | $V_{CC} = 4.75 V$ ,       | $I_{OH} = -1 \text{ mA to } -3 \text{ mA}$ | 2.7  |      |       |      |
| V <sub>OL</sub>   | $V_{CC} = 4.5 \text{ V},$ | I <sub>OL</sub> = 24 mA                    |      | 0.35 | 0.5   | V    |
| I <sub>OZH</sub>  | $V_{CC} = 5.5 \text{ V},$ | V <sub>O</sub> = 2.7 V                     |      |      | 50    | μΑ   |
| I <sub>OZL</sub>  | $V_{CC} = 5.5 \text{ V},$ | V <sub>O</sub> = 0.5 V                     |      |      | -50   | μΑ   |
| lį                | $V_{CC} = 5.5 \text{ V},$ | V <sub>I</sub> = 7 V                       |      |      | 0.1   | mA   |
| I <sub>IH</sub>   | $V_{CC} = 5.5 \text{ V},$ | V <sub>I</sub> = 2.7 V                     |      |      | 20    | μΑ   |
| I <sub>IL</sub>   | $V_{CC} = 5.5 \text{ V},$ | V <sub>I</sub> = 0.5 V                     |      |      | - 0.6 | mA   |
| I <sub>OS</sub> ‡ | $V_{CC} = 5.5 \text{ V},$ | V <sub>O</sub> = 0                         | - 60 |      | - 150 | mA   |
| Iccz              | $V_{CC} = 5.5 \text{ V},$ | See Note 2                                 |      | 55   | 86    | mA   |

<sup>†</sup> All typical values are at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C.

#### timing requirements

|                 |                        |           | $V_{CC} = 5 V,$ $T_A = 25^{\circ}C$ MIN MAX |     | V <sub>CC</sub> = 4.5 V to 5.5 V,<br>T <sub>A</sub> = MIN to MAX§ |     | UNIT |
|-----------------|------------------------|-----------|---------------------------------------------|-----|-------------------------------------------------------------------|-----|------|
|                 |                        |           |                                             |     | MIN                                                               | MAX |      |
| fclock          | Clock frequency        |           | 0                                           | 100 | 0                                                                 | 100 | MHz  |
|                 | Pulse duration         | CLK high  | 7                                           |     | 7                                                                 |     | ns   |
| t <sub>W</sub>  |                        | CLK low   | 6                                           |     | 6                                                                 |     |      |
|                 | Setup time before CLK↑ | Data high | 2                                           |     | 2                                                                 |     | ns   |
| t <sub>su</sub> |                        | Data low  | 2                                           |     | 2                                                                 |     |      |
| 4.              | Hold time after CLK↑   | Data high | 2 2                                         |     | 20                                                                |     |      |
| th              | Data low               |           | 2                                           |     | 2                                                                 |     | ns   |

#### switching characteristics (see Note 3)

| PARAMETER        | FROM<br>(INPUT) | TO<br>(OUTPUT) | C <sub>L</sub><br>R <sub>L</sub> | C = 5 V,<br>= 50 pF<br>= 500 Ω<br>= 25°C | ,    | V <sub>CC</sub> = 4.5<br>C <sub>L</sub> = 50 pl<br>R <sub>L</sub> = 500 C<br>T <sub>A</sub> = MIN t | 2,   | UNIT |
|------------------|-----------------|----------------|----------------------------------|------------------------------------------|------|-----------------------------------------------------------------------------------------------------|------|------|
|                  |                 |                | MIN                              | TYP                                      | MAX  | MIN                                                                                                 | MAX  |      |
| fmax             |                 |                | 100                              |                                          |      | 100                                                                                                 |      | MHz  |
| t <sub>PLH</sub> | CLK             | Any Q          | 3.2                              | 6.1                                      | 8.5  | 3.2                                                                                                 | 10   | ns   |
| <sup>t</sup> PHL | OLK             | Ally Q         | 3.2                              | 6.1                                      | 8.5  | 3.2                                                                                                 | 10   | 115  |
| <sup>t</sup> PZH | ŌĒ              | Any O          | 1.2                              | 8.6                                      | 11.5 | 1.2                                                                                                 | 12.5 | ns   |
| tPZL             | OE .            | Any Q          | 1.2                              | 4.9                                      | 7.5  | 1.2                                                                                                 | 8.5  | 115  |
| <sup>t</sup> PHZ | tPHZ OE         | Any O          | 1.2                              | 4.9                                      | 7    | 1.2                                                                                                 | 8    | ns   |
| t <sub>PLZ</sub> |                 | Any Q          | 1.2                              | 3.9                                      | 5.5  | 1.2                                                                                                 | 6.5  | 115  |

<sup>§</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.

NOTE 3: Load circuits and waveforms are shown in Section 1.



<sup>‡</sup> Not more than one output should be shorted at a time, and the duration of the short circuit should not exceed one second.

NOTE 2: I<sub>CCZ</sub> is measured with  $\overline{\text{OE}}$  at 4.5 V and all other inputs grounded.

#### **IMPORTANT NOTICE**

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof.

Copyright © 1998, Texas Instruments Incorporated