## 捷多邦,专业PCB打样工厂,24小时加急**MS**P430FE42x MIXED SIGNAL MICROCONTROLLER SLAS396A - JULY 2003 - REVISED APRIL 2004 - Low Supply-Voltage Range, 2.7 V . . . 3.6 V - Ultralow-Power Consumption: - Active Mode: 400 μA at 1 MHz, 3.0 V - Standby Mode: 1.6 μA - Off Mode (RAM Retention): 0.1 μA - Five Power-Saving Modes - Wake-Up From Standby Mode in less than 6 μs - Frequency-Locked Loop, FLL+ - 16-Bit RISC Architecture, 125-ns Instruction Cycle Time - Embedded Signal Processing for Single-Phase Energy Metering with Integrated Analog Front-End and Temperature Sensor (ESP430CE1) - 16-Bit Timer\_A With Three Capture/Compare Registers - Integrated LCD Driver for 128 Segments - Serial Communication Interface (USART), Asynchronous UART or Synchronous SPI selectable by software - Brownout Detector - Supply Voltage Supervisor/Monitor With Programmable Level Detection - Serial Onboard Programming, No External Programming Voltage Needed Programmable Code Protection by Security Fuse - Bootstrap Loader in Flash Devices - Family Members Include: - MSP430FE423: 8KB + 256B Flash Memory, 256B RAM - MSP430FE425: 16KB + 256B Flash Memory, 512B RAM - MSP430FE427: 32KB + 256B Flash Memory, 1KB RAM - Available in 64-Pin Quad Flat Pack (QFP) - For Complete Module Descriptions, Refer to the MSP430x4xx Family User's Guide, Literature Number SLAU056 #### description The Texas Instruments MSP430 family of ultralow power microcontrollers consist of several devices featuring different sets of peripherals targeted for various applications. The architecture, combined with five low power modes is optimized to achieve extended battery life in portable measurement applications. The device features a powerful 16-bit RISC CPU, 16-bit registers, and constant generators that attribute to maximum code efficiency. The digitally controlled oscillator (DCO) allows wake-up from low-power modes to active mode in less than 6µs. The MSP430FE42x series are microcontroller configurations with three independent 16-bit sigma-delta A/D converters and embedded signal processor core used to measure and calculate single-phase energy in both 2 and 3 wire configurations. Also included is a built-in 16-bit timer, 128 LCD segment drive capability, and 14 I/O pins. Typical applications include 2-wire and 3-wire single-phase metering including tamper-resistant meter implementations. #### **AVAILABLE OPTIONS** | | PACKAGED DEVICES | | |---------------|----------------------------------------------------|--| | TA | PLASTIC 64-PIN QFP<br>(PM) | | | –40°C to 85°C | MSP430FE423IPM<br>MSP430FE425IPM<br>MSP430FE427IPM | | Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. #### pin designation† <sup>†</sup> Open connection recommended for all unused analog inputs. ### functional block diagram SLAS396A - JULY 2003 - REVISED APRIL 2004 ### **MSP430FE42x Terminal Functions** | TERMINAL | | | | | |----------|---------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|--|--| | " | | DESCRIPTION | | | | | | | | | | | | Digital supply voltage, positive terminal. Supplies all digital parts. | | | | | | Current 1 positive analog input. – Internal connection to SD16 Channel 0 A0+. (see Note 1) | | | | | - | Current 1 negative analog input. – Internal connection to SD16 Channel 0 A0–. (see Note 1) | | | | | | Current 2 positive analog input. – Internal connection to SD16 Channel 1 A0+. (see Note 1) | | | | | | Current 2 negative analog input. – Internal connection to SD16 Channel 1 A0–. (see Note 1) | | | | | ı | Voltage 1 positive analog input. – Internal connection to SD16 Channel 2 A0+. (see Note 1) | | | | | I | Voltage 1 negative analog input. – Internal connection to SD16 Channel 2 A0–. (see Note 1) | | | | 8 | ı | Input port for crystal oscillator XT1. Standard or watch crystals can be connected. | | | | 9 | 0 | Output terminal of crystal oscillator XT1 | | | | 10 | I/O | Input for an external reference voltage / internal reference voltage output (can be used as mid-voltage) | | | | 11 | I/O | General-purpose digital I/O / slave transmit enable—USART0/SPI mode | | | | 12 | 0 | LCD segment output 0 | | | | 13 | 0 | LCD segment output 1 | | | | 14 | 0 | LCD segment output 2 | | | | 15 | 0 | LCD segment output 3 | | | | 16 | 0 | LCD segment output 4 | | | | 17 | 0 | LCD segment output 5 | | | | 18 | 0 | LCD segment output 6 | | | | 19 | 0 | LCD segment output 7 | | | | 20 | 0 | LCD segment output 8 | | | | 21 | 0 | LCD segment output 9 | | | | 22 | 0 | LCD segment output 10 | | | | 23 | 0 | LCD segment output 11 | | | | 24 | 0 | LCD segment output 12 | | | | 25 | 0 | LCD segment output 13 | | | | 26 | 0 | LCD segment output 14 | | | | 27 | 0 | LCD segment output 15 | | | | 28 | 0 | LCD segment output 16 | | | | 29 | 0 | LCD segment output 17 | | | | 30 | 0 | LCD segment output 18 | | | | 31 | 0 | LCD segment output 19 | | | | 32 | 0 | LCD segment output 20 | | | | 33 | 0 | LCD segment output 21 | | | | 34 | 0 | LCD segment output 22 | | | | 35 | 0 | LCD segment output 23 | | | | 36 | 0 | Common output, COM0–3 are used for LCD backplanes. | | | | 37 | 0 | Common output, COM0–3 are used for LCD backplanes. | | | | 38 | 0 | Common output, COM0–3 are used for LCD backplanes. | | | | 39 | | Common output, COM0–3 are used for LCD backplanes. | | | | | ī | Input port of fourth positive (lowest) analog LCD level (V5) | | | | | NO. 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 | NO. 1 | | | NOTE 1: Open connection recommended for all unused analog inputs. SLAS396A - JULY 2003 - REVISED APRIL 2004 ### MSP430FE42x Terminal Functions (Continued) | TERMINAL | | | | | |-------------------------|-----|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | PN | PN | | DESCRIPTION | | | NAME | NO. | | | | | R13 | 41 | ı | Input port of third most positive analog LCD level (V4 or V3) | | | R23 | 42 | I | Input port of second most positive analog LCD level (V2) | | | R33 | 43 | 0 | Output port of most positive analog LCD level (V1) | | | P2.1/UCLK0/S24 | 44 | I/O | General-purpose digital I/O / external clock input-USART0/UART or SPI mode, clock output—USART0/SPI mode / LCD segment output 24 (See Note 1) | | | P2.0/TA2/S25 | 45 | I/O | General-purpose digital I/O / Timer_A Capture: CCI2A input, Compare: Out2 output / LCD segment output 25 (See Note 1) | | | P1.7/SOMI0/S26 | 46 | I/O | General-purpose digital I/O / slave out/master in of USART0/SPI mode / LCD segment output 26 (See Note 1) | | | P1.6/SIMO0/S27 | 47 | I/O | General-purpose digital I/O / slave in/master out of USART0/SPI mode / LCD segment output 27 (See Note 1) | | | P1.5/TACLK/<br>ACLK/S28 | 48 | I/O | General-purpose digital I/O / Timer_A and SD16 clock signal TACLK input / ACLK output (divided by 1, 2, 4, or 8) / LCD segment output 28 (See Note 1) | | | P1.4/S29 | 49 | I/O | General-purpose digital I/O / LCD segment output 29 (See Note 1) | | | P1.3/SVSOUT/<br>S30 | 50 | I/O | General-purpose digital I/O / SVS: output of SVS comparator / LCD segment output 30 (See Note 1) | | | P1.2/TA1/S31 | 51 | I/O | General-purpose digital I/O / Timer_A, Capture: CCI1A, CCI1B input, Compare: Out1 output / LCD segment output 31 (See Note 1) | | | P1.1/TA0/MCLK | 52 | I/O | General-purpose digital I/O / Timer_A, Capture: CCI0B input / MCLK output. Note: TA0 is only an input on this pin / BSL receive | | | P1.0/TA0 | 53 | I/O | General-purpose digital I/O / Timer_A, Capture: CCI0A input, Compare: Out0 output / BSL transmit | | | TDO/TDI | 54 | I/O | Test data output port. TDO/TDI data output or programming data input terminal. | | | TDI/TCLK | 55 | I | Test data input or test clock input. The device protection fuse is connected to TDI. | | | TMS | 56 | I | Test mode select. TMS is used as an input port for device programming and test. | | | TCK | 57 | I | Test clock. TCK is the clock input port for device programming and test. | | | RST/NMI | 58 | I | Reset input or nonmaskable interrupt input port | | | P2.5/URXD0 | 59 | I/O | General-purpose digital I/O / receive data in—USART0/UART mode | | | P2.4/UTXD0 | 60 | I/O | General-purpose digital I/O / transmit data out—USART0/UART mode | | | P2.3/SVSIN | 61 | I/O | General-purpose digital I/O / Analog input to brownout, supply voltage supervisor | | | AVSS | 62 | | Analog supply voltage, negative terminal. Supplies SD16, SVS, brownout, oscillator, FLL+, and LCD resistive divider circuitry. | | | DV <sub>SS</sub> | 63 | | Digital supply voltage, negative terminal. Supplies all digital parts, except those which are supplied via AVCC/AVSS. | | | AVCC | 64 | | Analog supply voltage, positive terminal. Supplies SD16, SVS, brownout, oscillator, FLL+, and LCD resistive divider circuitry; must not power up prior to DV <sub>CC</sub> . | | NOTE 1: LCD function selected automatically when applicable LCD module control bits are set, not with PxSEL bits. SLAS396A - JULY 2003 - REVISED APRIL 2004 #### short-form description #### **CPU** The MSP430 CPU has a 16-bit RISC architecture that is highly transparent to the application. All operations, other than program-flow instructions, are performed as register operations in conjunction with seven addressing modes for source operand and four addressing modes for destination operand. The CPU is integrated with 16 registers that provide reduced instruction execution time. The register-to-register operation execution time is one cycle of the CPU clock. Four of the registers, R0 to R3, are dedicated as program counter, stack pointer, status register, and constant generator respectively. The remaining registers are general-purpose registers. Peripherals are connected to the CPU using data, address, and control buses, and can be handled with all instructions. #### instruction set The instruction set consists of 51 instructions with three formats and seven address modes. Each instruction can operate on word and byte data. Table 1 shows examples of the three types of instruction formats; the address modes are listed in Table 2. **Table 1. Instruction Word Formats** | Dual operands, source-destination | e.g. ADD R4,R5 | R4 + R5> R5 | |-----------------------------------|----------------|-----------------------| | Single operands, destination only | e.g. CALL R8 | PC>(TOS), R8> PC | | Relative jump, un/conditional | e.g. JNE | Jump-on-equal bit = 0 | **Table 2. Address Mode Descriptions** | ADDRESS MODE | s | D | SYNTAX | EXAMPLE | OPERATION | |------------------------|---|---|-----------------|------------------|-----------------------------| | Register | • | • | MOV Rs,Rd | MOV R10,R11 | R10> R11 | | Indexed | • | • | MOV X(Rn),Y(Rm) | MOV 2(R5),6(R6) | M(2+R5)> M(6+R6) | | Symbolic (PC relative) | • | • | MOV EDE,TONI | | M(EDE)> M(TONI) | | Absolute | • | • | MOV &MEM,&TCDAT | | M(MEM)> M(TCDAT) | | Indirect | • | | MOV @Rn,Y(Rm) | MOV @R10,Tab(R6) | M(R10)> M(Tab+R6) | | Indirect autoincrement | • | | MOV @Rn+,Rm | MOV @R10+,R11 | M(R10)> R11<br>R10 + 2> R10 | | Immediate | • | | MOV #X,TONI | MOV #45,TONI | #45> M(TONI) | NOTE: S = source D = destination SLAS396A - JULY 2003 - REVISED APRIL 2004 #### operating modes The MSP430 has one active mode and five software selectable low-power modes of operation. An interrupt event can wake up the device from any of the five low-power modes, service the request and restore back to the low-power mode on return from the interrupt program. The following six operating modes can be configured by software: - Active mode AM: - All clocks are active - Low-power mode 0 (LPM0); - CPU is disabled ACLK and SMCLK remain active, MCLK is available to modules FLL+ Loop control remains active - Low-power mode 1 (LPM1); - CPU is disabled ACLK and SMCLK remain active, MCLK is available to modules FLL+ Loop control is disabled - Low-power mode 2 (LPM2); - CPU is disabled MCLK and FLL+ loop control and DCOCLK are disabled DCO's dc-generator remains enabled ACLK remains active - Low-power mode 3 (LPM3); - CPU is disabled MCLK, FLL+ loop control, and DCOCLK are disabled DCO's dc-generator is disabled ACLK remains active - Low-power mode 4 (LPM4); - CPU is disabled ACLK is disabled MCLK, FLL+ loop control, and DCOCLK are disabled DCO's dc-generator is disabled Crystal oscillator is stopped SLAS396A - JULY 2003 - REVISED APRIL 2004 #### interrupt vector addresses The interrupt vectors and the power-up starting address are located in the ROM with an address range 0FFFFh - 0FFE0h. The vector contains the 16-bit address of the appropriate interrupt-handler instruction sequence. | INTERRUPT SOURCE | INTERRUPT FLAG | SYSTEM INTERRUPT | WORD ADDRESS | PRIORITY | |----------------------------------------------------------------------------|----------------------------------------------------------------------------------|-------------------------------------------------|--------------|-------------| | Power-up External Reset Watchdog Flash memory PC Out-of-Range (see Note 4) | WDTIFG<br>KEYV<br>(see Note 1) | Reset | OFFFEh | 15, highest | | NMI<br>Oscillator Fault<br>Flash memory access violation | NMIIFG (see Notes 1 and 3) OFIFG (see Notes 1 and 3) ACCVIFG (see Notes 1 and 3) | (Non)maskable<br>(Non)maskable<br>(Non)maskable | 0FFFCh | 14 | | ESP430 | MBCTL_OUTxIFG,<br>MBCTL_INxIFG<br>(see Notes 1 and 2) | Maskable | 0FFFAh | 13 | | SD16 | SD16CCTLx SD16OVIFG,<br>SD16CCTLx SD16IFG<br>(see Notes 1 and 2) | Maskable | 0FFF8h | 12 | | | | | 0FFF6h | 11 | | Watchdog Timer | WDTIFG | Maskable | 0FFF4h | 10 | | USART0 Receive | URXIFG0 | Maskable | 0FFF2h | 9 | | USART0 Transmit | UTXIFG0 | Maskable | 0FFF0h | 8 | | | | | 0FFEEh | 7 | | Timer_A3 | TACCR0 CCIFG (see Note 2) | Maskable | 0FFECh | 6 | | Timer_A3 | TACCR1 and TACCR2<br>CCIFGs, and TACTL TAIFG<br>(see Notes 1 and 2) | Maskable | 0FFEAh | 5 | | I/O port P1 (eight flags) | P1IFG.0 to P1IFG.7<br>(see Notes 1 and 2) | Maskable | 0FFE8h | 4 | | | | | 0FFE6h | 3 | | | | | 0FFE4h | 2 | | I/O port P2 (eight flags) | P2IFG.0 to P2IFG.7<br>(see Notes 1 and 2) | Maskable | 0FFE2h | 1 | | Basic Timer1 | BTIFG | Maskable | 0FFE0h | 0, lowest | - NOTES: 1. Multiple source flags - 2. Interrupt flags are located in the module. - 3. (Non)maskable: the individual interrupt-enable bit can disable an interrupt event, but the general interrupt-enable cannot. - 4. A reset is generated if the CPU tries to fetch instructions from within the module register memory address range (0h-01FFh). #### special function registers Most interrupt and module enable bits are collected into the lowest address space. Special function register bits that are not allocated to a functional purpose are not physically present in the device. Simple software access is provided with this arrangement. #### interrupt enable 1 and 2 WDTIE: Watchdog-timer interrupt enable. Inactive if watchdog mode is selected. Active if watchdog timer is configured in interval timer mode. OFIE: Oscillator-fault-interrupt enable NMIIE: Nonmaskable-interrupt enable ACCVIE: Flash access violation interrupt enable URXIE0: USART0: UART and SPI receive-interrupt enable UTXIE0: USART0: UART and SPI transmit-interrupt enable BTIE: Basic Timer1 interrupt enable #### interrupt flag register 1 and 2 WDTIFG: Set on watchdog timer overflow (in watchdog mode) or security key violation. Reset on V<sub>CC</sub> power up or a reset condition at the RST/NMI pin in reset mode. OFIFG: Flag set on oscillator fault NMIIFG: Set via RST/NMI pin URXIFG0: USART0: UART and SPI receive flag UTXIFG0: USART0: UART and SPI transmit flag BTIFG: Basic Timer1 interrupt flag SLAS396A - JULY 2003 - REVISED APRIL 2004 ### module enable registers 1 and 2 | Address | UTX | 7<br>(F0 | 6<br>URXE0 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|----------------------------------------------------------------------------------------------------------------------------------------------|----------|--------------|-------------|---------------|----------|---|---|---| | 04h | | | USPIE0 | | | | | | | | | rw-0 | | rw <b>–0</b> | | | | | | | | URXI | E0: | USA | ART0: UART | mode rece | ive enable | | | | | | UTXE | Ξ0: | USA | ART0: UART | mode trans | smit enable | | | | | | USPI | E0: | USA | ART0: SPI m | node transm | it and receiv | e enable | | | | | Address | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 05h | | | | | | | | | | | | Legend: rw: Bit Can Be Read and Written rw-0: Bit Can Be Read and Written. It Is Reset by PUC. SFR Bit Not Present in Device | | | | | | | | | ### memory organization | | | MSP430FE423 | MSP430FE425 | MSP430FE427 | |--------------------|-----------|-----------------|-----------------|-----------------| | Memory | Size | 8KB | 16KB | 32KB | | Interrupt vector | Flash | 0FFFFh - 0FFE0h | 0FFFFh – 0FFE0h | 0FFFFh – 0FFE0h | | Code memory | Flash | 0FFFFh – 0E000h | 0FFFFh - 0C000h | 0FFFFh – 08000h | | Information memory | Size | 256 Byte | 256 Byte | 256 Byte | | | | 010FFh - 01000h | 010FFh – 01000h | 010FFh – 01000h | | Boot memory | Size | 1kB | 1kB | 1kB | | | | 0FFFh - 0C00h | 0FFFh - 0C00h | 0FFFh - 0C00h | | RAM | Size | 256 Byte | 512 Byte | 1KB | | | | 02FFh - 0200h | 03FFh - 0200h | 05FFh - 0200h | | Peripherals | 16-bit | 01FFh – 0100h | 01FFh – 0100h | 01FFh – 0100h | | | 8-bit | 0FFh - 010h | 0FFh – 010h | 0FFh – 010h | | | 8-bit SFR | 0Fh - 00h | 0Fh – 00h | 0Fh – 00h | ### bootstrap loader (BSL) The MSP430 bootstrap loader (BSL) enables users to program the flash memory or RAM using a UART serial interface. Access to the MSP430 memory via the BSL is protected by user-defined password. For complete description of the features of the BSL and its implementation, see the Application report *Features of the MSP430 Bootstrap Loader*, Literature Number SLAA089. | BSL Function | PM Package Pins | |---------------|-----------------| | Data Transmit | 53 - P1.0 | | Data Receive | 52 - P1.1 | #### flash memory The flash memory can be programmed via the JTAG port, the bootstrap loader, or in-system by the CPU. The CPU can perform single-byte and single-word writes to the flash memory. Features of the flash memory include: - Flash memory has n segments of main memory and two segments of information memory (A and B) of 128 bytes each. Each segment in main memory is 512 bytes in size. - Segments 0 to n may be erased in one step, or each segment may be individually erased. - Segments A and B can be erased individually, or as a group with segments 0-n. Segments A and B are also called *information memory*. - New devices may have some bytes programmed in the information memory (needed for test during manufacturing). The user should perform an erase of the information memory prior to the first use. SLAS396A - JULY 2003 - REVISED APRIL 2004 #### peripherals Peripherals are connected to the CPU through data, address, and control busses and can be handled using all instructions. For complete module descriptions, refer to the *MSP430x4xx Family User's Guide*, literature number SLAU056. #### oscillator and system clock The clock system in the MSP430FE42x family of devices is supported by the FLL+ module that includes support for a 32768 Hz watch crystal oscillator, an internal digitally-controlled oscillator (DCO) and a high frequency crystal oscillator. The FLL+ clock module is designed to meet the requirements of both low system cost and low-power consumption. The FLL+ features a digital frequency locked loop (FLL) hardware which in conjunction with a digital modulator stabilizes the DCO frequency to a programmable multiple of the watch crystal frequency. The internal DCO provides a fast turn-on clock source and stabilizes in less than 6 $\mu$ s. The FLL+ module provides the following clock signals: - Auxiliary clock (ACLK), sourced from a 32768 Hz watch crystal or a high frequency crystal. - Main clock (MCLK), the system clock used by the CPU. - Sub-Main clock (SMCLK), the sub-system clock used by the peripheral modules. - ACLK/n, the buffered output of ACLK, ACLK/2, ACLK/4, or ACLK/8. #### brownout, supply voltage supervisor The brownout circuit is implemented to provide the proper internal reset signal to the device during power on and power off. The supply voltage supervisor (SVS) circuitry detects if the supply voltage drops below a user selectable level and supports both supply voltage supervision (the device is automatically reset) and supply voltage monitoring (SVM, the device is not automatically reset). The CPU begins code execution after the brownout circuit releases the device reset. However, $V_{CC}$ may not have ramped to $V_{CC(min)}$ at that time. The user must insure the default FLL+ settings are not changed until $V_{CC}$ reaches $V_{CC(min)}$ . If desired, the SVS circuit can be used to determine when $V_{CC}$ reaches $V_{CC(min)}$ . #### digital I/O There are two 8-bit I/O ports implemented—ports P1 and P2 (only six P2 I/O signals are available on external pins): - All individual I/O bits are independently programmable. - Any combination of input, output, and interrupt conditions is possible. - Edge-selectable interrupt input capability for all the eight bits of port P1 and six bits of P2. - Read/write access to port-control registers is supported by all instructions. #### NOTE: Six bits of port P2, P2.0 to P2.5, are available on external pins - but all control and data bits for port P2 are implemented. #### **Basic Timer1** The Basic Timer1 has two independent 8-bit timers which can be cascaded to form a 16-bit timer/counter. Both timers can be read and written by software. The Basic Timer1 can be used to generate periodic interrupts and clock for the LCD module. #### LCD drive The LCD driver generates the segment and common signals required to drive an LCD display. The LCD controller has dedicated data memory to hold segment drive information. Common and segment signals are generated as defined by the mode. Static, 2-MUX, 3-MUX, and 4-MUX LCDs are supported by this peripheral. #### WDT+ watchdog timer The primary function of the watchdog timer (WDT+) module is to perform a controlled system restart after a software problem occurs. If the selected time interval expires, a system reset is generated. If the watchdog function is not needed in an application, the module can be configured as an interval timer and can generate interrupts at selected time intervals. #### timer A3 Timer\_A3 is a 16-bit timer/counter with three capture/compare registers. Timer\_A3 can support multiple capture/compares, PWM outputs, and interval timing. Timer\_A3 also has extensive interrupt capabilities. Interrupts may be generated from the counter on overflow conditions and from each of the capture/compare registers. | | Timer_A3 Signal Connections | | | | | | | |------------------|-----------------------------|-------------------|--------------|----------------------|-------------------|--|--| | Input Pin Number | Device Input Signal | Module Input Name | Module Block | Module Output Signal | Output Pin Number | | | | 48 - P1.5 | TACLK | TACLK | | | | | | | | ACLK | ACLK | _ | NA | | | | | | SMCLK | SMCLK | Timer | | | | | | 48 - P1.5 | TACLK | INCLK | | | | | | | 53 - P1.0 | TA0 | CCI0A | | | 53 - P1.0 | | | | 52 - P1.1 | TA0 | CCI0B | 0000 | TA0 | | | | | | DVSS | GND | CCR0 | | | | | | | DVCC | VCC | | | | | | | 51 - P1.2 | TA1 | CCI1A | | | 51 - P1.2 | | | | 51 - P1.2 | TA1 | CCI1B | | | | | | | | DV <sub>SS</sub> | GND | CCR1 | TA1 | | | | | | DV <sub>CC</sub> | VCC | | | | | | | 45 - P2.0 | TA2 | CCI2A | | | 45 - P2.0 | | | | | ACLK (internal) | CCI2B | 0000 | TA2 | | | | | | DVSS | GND | CCR2 | | | | | | | DVCC | Vcc | | | | | | #### **USARTO** The MSP430FE42x devices have one hardware universal synchronous/asynchronous receive transmit (USART0) peripheral module that is used for serial data communication. The USART supports synchronous SPI (3 or 4 pin) and asynchronous UART communication protocols, using double-buffered transmit and receive channels. #### ESP430CE1 The ESP430CE1 module integrates a hardware multiplier, three independent 16-bit Sigma-Delta A/D converters (SD16) and an embedded signal processor (ESP430). The ESP430CE1 module measures 2 or 3-wire, single-phase energy and automatically calculates parameters which are made available to the MSP430 CPU. The module can be calibrated and initialized to accurately calculate energy, power factor, etc for a wide range of metering sensor configurations. SLAS396A - JULY 2003 - REVISED APRIL 2004 ### peripheral file map | | PERIPHERALS WITH WORD ACCESS | } | | |------------------------------------------|---------------------------------------|-----------|-------| | Watchdog | Watchdog Timer control | WDTCTL | 0120h | | Timer_A3 | Timer_A interrupt vector | TAIV | 012Eh | | | Timer_A control | TACTL | 0160h | | | Capture/compare control 0 | TACCTL0 | 0162h | | | Capture/compare control 1 | TACCTL1 | 0164h | | | Capture/compare control 2 | TACCTL2 | 0166h | | | Reserved | | 0168h | | | Reserved | | 016Ah | | | Reserved | | 016Ch | | | Reserved | | 016Eh | | | Timer_A register | TAR | 0170h | | | Capture/compare register 0 | TACCR0 | 0172h | | | Capture/compare register 1 | TACCR1 | 0174h | | | Capture/compare register 2 | TACCR2 | 0176h | | | Reserved | | 0178h | | | Reserved | | 017Ah | | | Reserved | | 017Ch | | | Reserved | | 017Eh | | Hardware Multiplier | Sum extend | SUMEXT | 013Eh | | (see Note 1) | Result high word | RESHI | 013Ch | | | Result low word | RESLO | 013Ah | | | Second operand | OP2 | 0138h | | | Multiply signed + accumulate/operand1 | MACS | 0136h | | | Multiply + accumulate/operand1 | MAC | 0134h | | | Multiply signed/operand1 | MPYS | 0132h | | | Multiply unsigned/operand1 | MPY | 0130h | | Flash | Flash control 3 | FCTL3 | 012Ch | | | Flash control 2 | FCTL2 | 012Ah | | | Flash control 1 | FCTL1 | 0128h | | SD16 (see Note 1) | General Control | SD16CTL | 0100h | | (see also: Peripherals with Byte Access) | Channel 0 Control | SD16CCTL0 | 0102h | | Willi Dyle Accessy | Channel 1 Control | SD16CCTL1 | 0104h | | | Channel 2 Control | SD16CCTL2 | 0106h | | | Reserved | | 0108h | | | Reserved | | 010Ah | | | Reserved | | 010Ch | | | Reserved | | 010Eh | | | Interrupt vector word register | SD16IV | 0110h | | | Channel 0 conversion memory | SD16MEM0 | 0112h | NOTE 1: Module is contained within ESP430CE1. Registers not accessible when ESP430 is active. ESP430 must be disabled or suspended to allow CPU access to these modules. SLAS396A - JULY 2003 - REVISED APRIL 2004 | | PERIPHERALS WITH WORD ACCESS | PERIPHERALS WITH WORD ACCESS | | | | | | |------------------------------------------|------------------------------|------------------------------|-------|--|--|--|--| | SD16 | Channel 1 conversion memory | SD16MEM1 | 0114h | | | | | | (continued, see Note 1) | Channel 2 conversion memory | SD16MEM2 | 0116h | | | | | | | Reserved | | 0118h | | | | | | | Reserved | | 011Ah | | | | | | | Reserved | | 011Ch | | | | | | | Reserved | | 011Eh | | | | | | ESP430 (ESP430CE1) | ESP430 Control | ESPCTL | 0150h | | | | | | | Mailbox Control | MBCTL | 0152h | | | | | | | Mailbox In 0 | MBIN0 | 0154h | | | | | | | Mailbox In 1 | MBIN1 | 0156h | | | | | | | Mailbox Out 0 | MBOUT0 | 0158h | | | | | | | Mailbox Out 1 | MBOUT1 | 015Ah | | | | | | | ESP430 Return Value 0 | RET0 | 01C0h | | | | | | | : | : | : | | | | | | | ESP430 Return Value 31 | RET31 | 01FEh | | | | | | | PERIPHERALS WITH BYTE ACCESS | | | | | | | | SD16 (see Note 1) | Channel 0 Input Control | SD16INCTL0 | 0B0h | | | | | | (see also: Peripherals with Word Access) | Channel 1 Input Control | SD16INCTL1 | 0B1h | | | | | | man viola riccoo, | Channel 2 Input Control | SD16INCTL2 | 0B2h | | | | | | | Reserved | | 0B3h | | | | | | | Reserved | | 0B4h | | | | | | | Reserved | | 0B5h | | | | | | | Reserved | | 0B6h | | | | | | | Reserved | | 0B7h | | | | | | | Channel 0 preload | SD16PRE0 | 0B8h | | | | | | | Channel 1 preload | SD16PRE1 | 0B9h | | | | | | | Channel 2 preload | SD16PRE2 | 0BAh | | | | | | | Reserved | | 0BBh | | | | | | | Reserved | | 0BCh | | | | | | | Reserved | | 0BDh | | | | | | | Reserved | | 0BEh | | | | | | | Reserved | | 0BFh | | | | | | LCD | LCD memory 20 | LCDM20 | 0A4h | | | | | | | : | : | : | | | | | | | LCD memory 16 | LCDM16 | 0A0h | | | | | | | LCD memory 15 | LCDM15 | 09Fh | | | | | | | : | : | : | | | | | | | LCD memory 1 | LCDM1 | 091h | | | | | | | LCD control and mode | LCDCTL | 090h | | | | | NOTE 1: Module is contained within ESP430CE1. Registers not accessible when ESP430 is active. ESP430 must be disabled or suspended to allow CPU access to these modules. SLAS396A – JULY 2003 – REVISED APRIL 2004 ## peripheral file map (continued) | | PERIPHERALS WITH BYTE ACCESS (CON | TINUED) | | |-------------------|-----------------------------------|----------|------| | USART0 | Transmit buffer | U0TXBUF | 077h | | | Receive buffer | U0RXBUF | 076h | | | Baud rate | U0BR1 | 075h | | | Baud rate | U0BR0 | 074h | | | Modulation control | UOMCTL | 073h | | | Receive control | U0RCTL | 072h | | | Transmit control | U0TCTL | 071h | | | USART control | U0CTL | 070h | | Brownout, SVS | SVS control register | SVSCTL | 056h | | FLL+ Clock | FLL+ Control1 | FLL_CTL1 | 054h | | | FLL+ Control0 | FLL_CTL0 | 053h | | | System clock frequency control | SCFQCTL | 052h | | | System clock frequency integrator | SCFI1 | 051h | | | System clock frequency integrator | SCFI0 | 050h | | Basic Timer1 | BT counter2 | BTCNT2 | 047h | | | BT counter1 | BTCNT1 | 046h | | | BT control | BTCTL | 040h | | Port P2 | Port P2 selection | P2SEL | 02Eh | | | Port P2 interrupt enable | P2IE | 02Dh | | | Port P2 interrupt-edge select | P2IES | 02Ch | | | Port P2 interrupt flag | P2IFG | 02Bh | | | Port P2 direction | P2DIR | 02Ah | | | Port P2 output | P2OUT | 029h | | | Port P2 input | P2IN | 028h | | Port P1 | Port P1 selection | P1SEL | 026h | | | Port P1 interrupt enable | P1IE | 025h | | | Port P1 interrupt-edge select | P1IES | 024h | | | Port P1 interrupt flag | P1IFG | 023h | | | Port P1 direction | P1DIR | 022h | | | Port P1 output | P1OUT | 021h | | | Port P1 input | P1IN | 020h | | Special Functions | SFR module enable 2 | ME2 | 005h | | | SFR module enable 1 | ME1 | 004h | | | SFR interrupt flag 2 | IFG2 | 003h | | | SFR interrupt flag 1 | IFG1 | 002h | | | SFR interrupt enable2 | IE2 | 001h | | | SFR interrupt enable1 | IE1 | 000h | SLAS396A - JULY 2003 - REVISED APRIL 2004 ### absolute maximum ratings† | Voltage applied at V <sub>CC</sub> to V <sub>SS</sub> | 0.3 V to + 4.1 \ | |-------------------------------------------------------|------------------| | Voltage applied to any pin (see Note 1) | | | Diode current at any device terminal | ±2 m/ | | Storage temperature (unprogrammed device) | –55°C to 150°C | | Storage temperature (programmed device) | –40°C to 85°0 | NOTE 1: All voltages referenced to V<sub>SS</sub>. The JTAG fuse-blow voltage, V<sub>FB</sub>, is allowed to exceed the absolute maximum rating. The voltage is applied to the TDI/TCLK pin when blowing the JTAG fuse. #### recommended operating conditions | | PARAMETER | | MIN NO | MAX MAX | UNITS | |----------------------------------------------------------------------------------------------------------------------------|-------------------------|-------------------|--------|---------|-------| | Supply voltage during program execution disabled. V <sub>CC</sub> (AV <sub>CC</sub> = DV <sub>CC</sub> = V <sub>CC</sub> ) | MSP430FE42x | 1.8 | 3.6 | V | | | Supply voltage during program execution SD16 disabled. V <sub>CC</sub> (AV <sub>CC</sub> = DV <sub>CC</sub> = V | MSP430FE42x | 2.2 | 3.6 | V | | | Supply voltage during program execution during programming of flash memory. V <sub>0</sub> | MSP430FE42x | 2.7 | 3.6 | V | | | Supply voltage, VSS (AVSS = DVSS = V | (SS) | | 0 | 0 | V | | Operating free-air temperature range, T | 1 | MSP430FE42x | -40 | 85 | °C | | | LF selected, XTS_FLL=0 | Watch crystal | 327 | 68 | Hz | | LFXT1 crystal frequency, f <sub>(LFXT1)</sub> (see Note 2) | XT1 selected, XTS_FLL=1 | Ceramic resonator | 450 | 8000 | kHz | | (See Note 2) | XT1 selected, XTS_FLL=1 | Crystal | 1000 | 8000 | kHz | | | | | DC | 8.4 | | | Processor frequency (signal MCLK), f(S | V <sub>CC</sub> = 3.6 V | DC | 8.4 | MHz | | - NOTES: 1. The minimum operating supply voltage is defined according to the trip point where POR is going active by decreasing supply voltage. POR is going inactive when the supply voltage is raised above minimum supply voltage plus the hysteresis of the SVS circuitry. - 2. The LFXT1 oscillator in LF-mode requires a watch crystal. - 3. For frequencies above 8 MHz, MCLK is sourced by the built-in oscillator (DCO and FLL+). <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ## electrical characteristics over recommended operating free-air temperature (unless otherwise noted) ### supply current into AV<sub>CC</sub> + DV<sub>CC</sub> excluding external current, (see Note 1) | | PARAMETER | TEST CONDITIONS | | MIN | NOM | MAX | UNIT | |---------------------|-------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|-----------------------|-----|-----|-----|------| | I(AM) | Active mode,<br>$f(MCLK) = f(SMCLK) = 1 \text{ MHz},$ $f(ACLK) = 32,768 \text{ Hz}, XTS\_FLL = 0$ (program executes in flash) | $T_A = -40^{\circ}C \text{ to } 85^{\circ}C$ | VCC = 3 V | | 400 | 500 | μΑ | | I(LPM0) | Low-power mode, (LPM0/LPM1)<br>f(MCLK) = f(SMCLK) = 1 MHz,<br>f(ACLK) = 32,768 Hz, XTS_FLL = 0<br>FN_8=FN_4=FN_3=FN_2=0 | $T_A = -40^{\circ}C \text{ to } 85^{\circ}C$ | VCC = 3 V | | 130 | 150 | μΑ | | I <sub>(LPM2)</sub> | Low-power mode, (LPM2) | $T_A = -40^{\circ}C$ to $85^{\circ}C$ | VCC = 3 V | | 10 | 22 | μΑ | | | | T <sub>A</sub> = -40°C | | | 1.5 | 2.0 | | | | Lawrence and (LDM2) | T <sub>A</sub> = 25°C | \/ 2\/ | | 1.6 | 2.1 | | | I(LPM3) | Low-power mode, (LPM3) | T <sub>A</sub> = 60°C | VCC = 3 V | | 1.7 | 2.2 | μΑ | | | | T <sub>A</sub> = 85°C | | | 2.0 | 2.6 | | | | · | $T_A = -40^{\circ}C$ | | | 0.1 | 0.5 | · | | I(LPM4) | Low-power mode, (LPM4) | T <sub>A</sub> = 25°C | V <sub>CC</sub> = 3 V | | 0.1 | 0.5 | μΑ | | | | T <sub>A</sub> = 85°C | | | 0.8 | 2.5 | | NOTES: 1. All inputs are tied to 0 V or V<sub>CC</sub>. Outputs do not source or sink any current. The current consumption in LPM2, LPM3, and LPM4 are measured with active Basic Timer1 and LCD (ACLK selected). The current consumption of the ESP430CE1 and the SVS module are specified in their respective sections. LPMx currents measured with WDT disabled. The currents are characterized with a KDS Daishinku DT-38 (6 pF) crystal. #### current consumption of active mode versus system frequency, F version $$I_{(AM)} = I_{(AM)} [1 \text{ MHz}] \times f_{(System)} [MHz]$$ ### current consumption of active mode versus supply voltage, F version $$I_{(AM)} = I_{(AM)[3V]} + 170 \mu A/V \times (V_{CC} - 3V)$$ Figure 1. Frequency vs Supply Voltage SLAS396A - JULY 2003 - REVISED APRIL 2004 ## electrical characteristics over recommended operating free-air temperature (unless otherwise noted) (continued) #### Schmitt-trigger inputs – Ports P1 and P2; RST/NMI; JTAG: TCK, TMS, TDI/TCLK, TDO/TDI | | PARAMETER | TEST CONDITIONS | MIN | TYP MAX | UNIT | |------------------|-----------------------------------------------------------------|-----------------------|------|---------|------| | V <sub>IT+</sub> | Positive-going input threshold voltage | V <sub>CC</sub> = 3 V | 1.5 | 1.98 | V | | $V_{IT-}$ | Negative-going input threshold voltage | V <sub>CC</sub> = 3 V | 0.9 | 1.3 | V | | V <sub>hys</sub> | Input voltage hysteresis (V <sub>IT+</sub> - V <sub>IT-</sub> ) | V <sub>CC</sub> = 3 V | 0.45 | 1 | V | #### inputs Px.x, TAx | PARAMETER TEST CONDITIONS | | VCC | MIN | TYP | MAX | UNIT | | |----------------------------------------------|---------------------------------------------------|----------------------------------------------------|-----|-----|-----|------|-------| | t <sub>(int)</sub> External interrupt timing | | Port P1, P2: P1.x to P2.x, External trigger signal | 3 V | 1.5 | | | cycle | | <sup>t</sup> (int) | External interrupt timing | for the interrupt flag, (see Note 1) | | 50 | | | ns | | t(cap) | Timer_A, capture timing | TAx | 3 V | 50 | | | ns | | f(TAext) | Timer_A clock frequency externally applied to pin | TACLK, INCLK $t_{(H)} = t_{(L)}$ | 3 V | | | 10 | MHz | | f(TAint) | Timer_A clock frequency | SMCLK or ACLK signal selected | 3 V | | | 10 | MHz | NOTES: 1. The external signal sets the interrupt flag every time the minimum $t_{(int)}$ cycle and time parameters are met. It may be set even with trigger signals shorter than $t_{(int)}$ . Both the cycle and timing specifications must be met to ensure the flag is set. $t_{(int)}$ is measured in MCLK cycles. #### leakage current (see Note 1) | | PARAMETER | | TEST CONDITIONS | | | NOM | MAX | UNIT | |------------------------|-----------|---------|------------------------------------------|-----------|--|-----|-----|------| | Ilkg(P1.x) | Leakage | Port P1 | Port 1: V <sub>(P1.x)</sub> (see Note 2) | V 2.V | | | ±50 | ~^ | | I <sub>lkg(P2.x)</sub> | current | Port P2 | Port 2: V <sub>(P2.x)</sub> (see Note 2) | VCC = 3 V | | | ±50 | nA | NOTES: 1. The leakage current is measured with VSS or VCC applied to the corresponding pin(s), unless otherwise noted. 2. The port pin must be selected as an input. #### outputs - Ports P1 and P2 | | PARAMETER | TEST | TEST CONDITIONS | | | TYP MAX | UNIT | |------|---------------------------|----------------------------------|------------------|------------|-----------------------|-----------------------|------| | | High lavel autout valtage | $I_{OH(max)} = -1.5 \text{ mA},$ | $V_{CC} = 3 V$ , | See Note 1 | V <sub>CC</sub> -0.25 | Vcc | ., | | VOH | High-level output voltage | $I_{OH(max)} = -6 \text{ mA},$ | $V_{CC} = 3 V$ , | See Note 2 | V <sub>CC</sub> -0.6 | Vcc | V | | \/a: | Low lovel output voltage | $I_{OL(max)} = 1.5 \text{ mA},$ | $V_{CC} = 3 V$ , | See Note 1 | Vss | V <sub>SS</sub> +0.25 | \/ | | VOL | Low-level output voltage | $I_{OL(max)} = 6 \text{ mA},$ | $V_{CC} = 3 V$ , | See Note 2 | Vss | V <sub>SS</sub> +0.6 | V | NOTES: 1. The maximum total current, I<sub>OH(max)</sub> and I<sub>OL(max)</sub>, for all outputs combined, should not exceed ±12 mA to satisfy the maximum specified voltage drop. 2. The maximum total current, I<sub>OH(max)</sub> and I<sub>OL(max)</sub>, for all outputs combined, should not exceed ±48 mA to satisfy the maximum specified voltage drop. #### output frequency | | PARAMETER | TEST C | TEST CONDITIONS | | TYP | MAX | UNIT | |----------------------------|--------------------------------------|--------------------------------------------------------------------|-----------------------|---------------|-----|---------------|------| | f <sub>Px.y</sub> | $(1 \le x \le 2, \ 0 \le y \le 7)$ | $C_L = 20 \text{ pF},$<br>$I_L = \pm 1.5 \text{mA}$ | V <sub>CC</sub> = 3 V | DC | | 12 | MHz | | fACLK,<br>fMCLK,<br>fSMCLK | P1.1/TA0/MCLK<br>P1.5/TACLK/ACLK/S28 | C <sub>L</sub> = 20 pF | V <sub>CC</sub> = 3 V | | | 12 | MHz | | | P1 5/TACI K// | P1.5/TACLK/ACLK/ | fACLK = fLFXT1 = fXT1 | 40% | | 60% | | | | | S28, C <sub>L</sub> = 20 pF | fACLK = fLFXT1 = fLF | 30% | | 70% | | | tXdc | Duty cycle of output frequency | V <sub>CC</sub> = 3 V | fACLK = fLFXT1 | | 50% | | | | 7,00 | 7 7 7 7 7 7 | P1.1/TA0/MCLK,<br>C <sub>L</sub> = 20 pF,<br>V <sub>CC</sub> = 3 V | fMCLK = fDCOCLK | 50%–<br>15 ns | 50% | 50%+<br>15 ns | | electrical characteristics over recommended operating free-air temperature (unless otherwise noted) (continued) outputs - Ports P1 and P2 (continued) # TYPICAL LOW-LEVEL OUTPUT CURRENT vs LOW-LEVEL OUTPUT VOLTAGE # TYPICAL LOW-LEVEL OUTPUT CURRENT vs LOW-LEVEL OUTPUT VOLTAGE # TYPICAL HIGH-LEVEL OUTPUT CURRENT vs HIGH-LEVEL OUTPUT VOLTAGE Figure 4 NOTE: One output loaded at a time TYPICAL HIGH-LEVEL OUTPUT CURRENT vs SLAS396A - JULY 2003 - REVISED APRIL 2004 ## electrical characteristics over recommended operating free-air temperature (unless otherwise noted) (continued) #### wake-up LPM3 | PARAMETER | TEST ( | MIN | TYP | MAX | UNIT | | |---------------------------------|-----------|-----------------------|-----|-----|------|----| | | f = 1 MHz | | | | 6 | | | t <sub>d(LPM3)</sub> Delay time | f = 2 MHz | V <sub>CC</sub> = 3 V | | | 6 | μs | | | f = 3 MHz | | | | 6 | | #### RAM (see Note 1) | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------|-------------------------|-----|-----|-----|------| | VRAMh | CPU halted (see Note 1) | 1.6 | | | V | NOTE 1: This parameter defines the minimum supply voltage when the data in the program memory RAM remain unchanged. No program execution should take place during this supply voltage condition. #### **LCD** | PARA | METER | TEST CONI | DITIONS | MIN | TYP | MAX | UNIT | |---------------------|----------------|---------------------------|---------------------------|--------------------|--------------------------------|-------------------------|------| | V <sub>(33)</sub> | | Voltage at R33 | | 2.5 | | V <sub>CC</sub> +0.2 | | | V <sub>(23)</sub> | | Voltage at R23 | ٦, <sub>۵,</sub> , | (V | 33-V <sub>03</sub> ) × 2/3 + | V <sub>03</sub> | ] ,, | | V <sub>(13)</sub> | Analog voltage | Voltage at R13 | $V_{CC} = 3 \text{ V}$ | (V <sub>(3</sub> ; | 3)-V <sub>(03)</sub> ) × 1/3 + | V <sub>(03)</sub> | V | | V(33) - V(03) | | Voltage at R33/R03 | | 2.5 | | V <sub>CC</sub> +0.2 | | | I <sub>(R03)</sub> | | R03 = V <sub>SS</sub> | No load at all | | | ±20 | | | I <sub>(R13)</sub> | Input leakage | R13 = V <sub>CC</sub> /3 | segment and common lines, | | | ±20 | nA | | I <sub>(R23)</sub> | | $R23 = 2 \times V_{CC}/3$ | V <sub>CC</sub> = 3 V | | | ±20 | | | V <sub>(Sxx0)</sub> | | | | V <sub>(03)</sub> | | V <sub>(03)</sub> - 0.1 | | | V <sub>(Sxx1)</sub> | Segment line | | <br> V 2 V | V <sub>(13)</sub> | | V <sub>(13)</sub> – 0.1 | V | | V <sub>(Sxx2)</sub> | voltage | $I(Sxx) = -3 \mu A$ | VCC = 3 V | V(23) | | V <sub>(23)</sub> - 0.1 | V | | V <sub>(Sxx3)</sub> | | | | V(33) | • | $V_{(33)} + 0.1$ | | #### **USART0** (see Note 1) | | PARAMETER | TEST CONDITIONS | MIN | NOM | MAX | UNIT | |---------------------|-----------------------|-----------------------|-----|-----|-----|------| | t <sub>(\tau)</sub> | USART0: deglitch time | V <sub>CC</sub> = 3 V | 150 | 280 | 500 | ns | NOTE 1: The signal applied to the USART0 receive signal/terminal (URXD0) should meet the timing requirements of t<sub>(τ)</sub> to ensure that the URXS flip-flop is set. The URXS flip-flop is set with negative pulses meeting the minimum-timing condition of t<sub>(τ)</sub>. The operating conditions to set the flag must be met independently from this timing constraint. The deglitch circuitry is active only on negative transitions on the URXD0 line. #### POR brownout, reset (see Notes 1 and 2) | PARA | METER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------------|----------|----------------------------------------------------------------------------------------|-----|--------------------------|------------|------| | td(BOR) | | | | | 2000 | μs | | VCC(start) | | dV <sub>CC</sub> /dt ≤ 3 V/s (see Figure 6) | ( | $0.7 \times V_{(B\_IT)}$ | <b>-</b> ) | V | | V(B_IT-) | Brownout | dV <sub>CC</sub> /dt ≤ 3 V/s (see Figure 6, Figure 7, Figure 8) | | | 1.71 | V | | V <sub>hys(B_IT-)</sub> | Biownout | $dV_{CC}/dt \le 3 \text{ V/s (see Figure 6)}$ | 70 | 130 | 180 | mV | | t(reset) | | Pulse length needed at RST/NMI pin to accepted reset internally, V <sub>CC</sub> = 3 V | 2 | | | μs | NOTES: 1. The current consumption of the brownout module is already included in the I<sub>CC</sub> current consumption data. The voltage level V<sub>(B\_IT-)</sub> + V<sub>hys(B\_IT-)</sub> is ≤ 1.8 V. During power up, the CPU begins code execution following a period of t<sub>d</sub>(BOR) after V<sub>CC</sub> = V<sub>(B\_IT-)</sub> + V<sub>hys</sub>(B\_IT-). The default FLL+ settings must not be changed until V<sub>CC</sub> ≥ V<sub>CC(min)</sub>, where V<sub>CC(min)</sub> is the minimum supply voltage for the desired operating frequency. See the MSP430x4xx Family User's Guide (SLAU056) for more information on the brownout/SVS circuit. electrical characteristics over recommended operating free-air temperature (unless otherwise noted) (continued) Figure 6. POR/Brownout Reset (BOR) vs Supply Voltage Figure 7. V<sub>CC(min)</sub> Level With a Square Voltage Drop to Generate a POR/Brownout Signal Figure 8. V<sub>CC(min)</sub> Level With a Triangle Voltage Drop to Generate a POR/Brownout Signal SLAS396A - JULY 2003 - REVISED APRIL 2004 #### electrical characteristics over recommended operating free-air temperature (unless otherwise noted) (continued) ### SVS (supply voltage supervisor/monitor) (see Note 1) | PARAMETER | TEST CONDITIONS | | MIN | NOM | MAX | UNIT | |--------------------------|------------------------------------------------------------------------------|------------|-----------------------|------|-----------------------|------| | | dV <sub>CC</sub> /dt > 30 V/ms (see Figure 9) | | 5 | | 150 | | | <sup>t</sup> (SVSR)4 | dV <sub>CC</sub> /dt ≤ 30 V/ms | | | | 2000 | μs | | <sup>t</sup> d(SVSon) | SVSon, switch from VLD=0 to VLD $\neq$ 0, V <sub>CC</sub> = 3 V | | 20 | | 150 | μs | | tsettle | VLD ≠ 0 <sup>‡</sup> | | | | 12 | μs | | V(SVSstart) | VLD ≠ 0, V <sub>CC</sub> /dt ≤ 3 V/s (see Figure 9) | | | 1.55 | 1.7 | V | | | | VLD = 1 | 70 | 120 | 155 | mV | | Vhys(SVS_IT-) | V <sub>CC</sub> /dt ≤ 3 V/s (see Figure 9) | VLD = 2 14 | V(SVS_IT-)<br>x 0.004 | | V(SVS_IT-)<br>x 0.008 | | | , | V <sub>CC</sub> /dt ≤ 3 V/s (see Figure 9), external voltage applied on P2.3 | VLD = 15 | 4.4 | | 10.4 | mV | | | | VLD = 1 | 1.8 | 1.9 | 2.05 | | | | | VLD = 2 | 1.94 | 2.1 | 2.25 | 1 | | | | VLD = 3 | 2.05 | 2.2 | 2.37 | 1 | | | | VLD = 4 | 2.14 | 2.3 | 2.48 | | | | | VLD = 5 | 2.24 | 2.4 | 2.6 | | | | | VLD = 6 | 2.33 | 2.5 | 2.71 | ] | | | V <sub>CC</sub> /dt ≤ 3 V/s (see Figure 9) | VLD = 7 | 2.46 | 2.65 | 2.86 | | | V(C)(C IT ) | VCC/dt ≥ 2 v/s (see Figure a) | VLD = 8 | 2.58 | 2.8 | 3 | V | | v(SVS_II-) | | VLD = 9 | 2.69 | 2.9 | 3.13 | ] | | | | VLD = 10 | 2.83 | 3.05 | 3.29 | | | | | VLD = 11 | 2.94 | 3.2 | 3.42 | | | | | VLD = 12 | 3.11 | 3.35 | 3.61† | | | | | VLD = 13 | 3.24 | 3.5 | 3.76† | | | | | VLD = 14 | 3.43 | 3.7† | 3.99† | | | | $V_{CC}/dt \le 3$ V/s (see Figure 9), external voltage applied on P2.3 | VLD = 15 | 1.1 | 1.2 | 1.3 | | | ICC(SVS)<br>(see Note 1) | VLD ≠ 0, V <sub>CC</sub> = 2.2 V/3 V | | | 10 | 15 | μА | <sup>†</sup> The recommended operating voltage range is limited to 3.6 V. ‡ t<sub>settle</sub> is the settling time that the comparator o/p needs to have a stable level after VLD is switched VLD ≠ 0 to a different VLD value somewhere between 2 and 15. The overdrive is assumed to be > 50 mV. NOTE 1: The current consumption of the SVS module is not included in the I<sub>CC</sub> current consumption data. electrical characteristics over recommended operating free-air temperature (unless otherwise noted) (continued) Figure 9. SVS Reset (SVSR) vs Supply Voltage Figure 10. V<sub>CC(min)</sub> With a Square Voltage Drop and a Triangle Voltage Drop to Generate an SVS Signal ## electrical characteristics over recommended operating free-air temperature (unless otherwise noted) (continued) #### **DCO** | PARAMETER | TEST CONDITIONS | VCC | MIN | TYP | MAX | UNIT | |----------------|-------------------------------------------------------------------------------------------------------------------------|--------------|------|------|------|------| | f(DCOCLK) | N <sub>(DCO)</sub> =01E0h, FN_8=FN_4=FN_3=FN_2=0, D = 2; DCOPLUS= 0 | 3 V | | 1 | | MHz | | f(DCO2) | FN_8=FN_4=FN_3=FN_2=0 ; DCOPLUS = 1 | 3 V | 0.3 | 0.7 | 1.3 | MHz | | f(DCO27) | FN_8=FN_4=FN_3=FN_2=0; DCOPLUS = 1, (see Note 1) | 3 V | 2.7 | 6.1 | 11.3 | MHz | | f(DCO2) | FN_8=FN_4=FN_3=0, FN_2=1; DCOPLUS = 1 | 3 V | 0.8 | 1.5 | 2.5 | MHz | | f(DCO27) | FN_8=FN_4=FN_3=0, FN_2=1; DCOPLUS = 1, (see Note 1) | 3 V | 6.5 | 12.1 | 20 | MHz | | f(DCO2) | FN_8=FN_4=0, FN_3= 1, FN_2=x; DCOPLUS = 1 | 3 V | 1.3 | 2.2 | 3.5 | MHz | | f(DCO27) | FN_8=FN_4=0, FN_3= 1, FN_2=x; DCOPLUS = 1, (see Note 1) | 3 V | 10.3 | 17.9 | 28.5 | MHz | | f(DCO2) | FN_8=0, FN_4= 1, FN_3= FN_2=x; DCOPLUS = 1 | 3 V | 2.1 | 3.4 | 5.2 | MHz | | f(DCO27) | FN_8=0, FN_4=1, FN_3= FN_2=x; DCOPLUS = 1, (see Note 1) | 3 V | 16 | 26.6 | 41 | MHz | | f(DCO2) | FN_8=1, FN_4=FN_3=FN_2=x; DCOPLUS = 1 | 3 V | 4.2 | 6.3 | 9.2 | MHz | | f(DCO27) | FN_8=1,FN_4=FN_3=FN_2=x; DCOPLUS = 1, (see Note 1) | 3 V | 30 | 46 | 70 | MHz | | | Step size between adjacent DCO taps: | 1 < TAP ≤ 20 | 1.06 | | 1.11 | | | Sn | $S_n = f_{DCO(Tap n+1)} / f_{DCO(Tap n)}$ , (see Figure 12 for taps 21 to 27) | TAP = 27 | 1.07 | | 1.17 | | | D <sub>t</sub> | Temperature drift, N <sub>(DCO)</sub> = 01E0h, FN_8=FN_4=FN_3=FN_2=0<br>D = 2; DCOPLUS = 0, (see Note 2) | 3 V | -0.2 | -0.3 | -0.4 | %/°C | | DV | Drift with V <sub>CC</sub> variation, N <sub>(DCO)</sub> = 01E0h, FN_8=FN_4=FN_3=FN_2=0 D = 2; DCOPLUS = 0 (see Note 2) | | 0 | 5 | 15 | %/V | NOTES: 1. Do not exceed the maximum system frequency. 2. This parameter is not production tested. Figure 11. DCO Frequency vs Supply Voltage $V_{CC}$ and vs Ambient Temperature electrical characteristics over recommended operating free-air temperature (unless otherwise noted) (continued) Figure 12. DCO Tap Step Size Figure 13. Five Overlapping DCO Ranges Controlled by FN\_x Bits SLAS396A - JULY 2003 - REVISED APRIL 2004 ## electrical characteristics over recommended operating free-air temperature (unless otherwise noted) (continued) #### crystal oscillator, LFXT1 oscillator (see Notes 1 and 2) | | PARAMETER | TEST CONDITIONS | VCC | MIN | TYP | MAX | UNIT | |-------|-------------------------------|-----------------|-----------|---------|-----|---------------------|------| | | | OSCCAPx = 0h | 3 V | | 0 | | | | | Integrated input capacitance | OSCCAPx = 1h | 3 V | | 10 | | _ | | CXIN | (see Note 4) | OSCCAPx = 2h | 3 V | | 14 | | pF | | | | OSCCAPx = 3h | 3 V | | 18 | | | | | | OSCCAPx = 0h | 3 V | | 0 | | | | | Integrated output capacitance | OSCCAPx = 1h | 3 V | | 10 | | _ | | CXOUT | (see Note 4) | OSCCAPx = 2h | 3 V | | 14 | | pF | | | | OSCCAPx = 3h | 3 V | | 18 | | | | VIL | | | | Vss | | 0.2×V <sub>CC</sub> | ., | | VIH | Input levels at XIN | see Note 3 | 2.2 V/3 V | 0.8×VCC | | VCC | V | NOTES: 1. The parasitic capacitance from the package and board may be estimated to be 2pF. The effective load capacitor for the crystal is (C<sub>XIN</sub> x C<sub>XOUT</sub>) / (C<sub>XIN</sub> + C<sub>XOUT</sub>). It is independent of XTS\_FLL. - 2. To improve EMI on the low-power LFXT1 oscillator, particularly in the LF mode (32 kHz), the following guidelines must be observed: - Keep as short a trace as possible between the 'FE42x and the crystal. - Design a good ground plane around oscillator pins. - Prevent crosstalk from other clock or data lines into oscillator pins XIN and XOUT. - Avoid running PCB traces underneath or adjacent to XIN an XOUT pins. - Use assembly materials and praxis to avoid any parasitic load on the oscillator XIN and XOUT pins. - If conformal coating is used, ensure that it does not induce capacitive/resistive leakage between the oscillator pins. - Do not route the XOUT line to the JTAG header to support the serial programming adapter as shown in other documentation. This signal is no longer required for the serial programming adapter. - 3. Applies only when using an external logic-level clock source. XTS\_FLL must be set. Not applicable when using a crystal or resonator. - 4. External capacitance is recommended for precision real-time clock applications; OSCCAPx = 0h. SLAS396A - JULY 2003 - REVISED APRIL 2004 ## electrical characteristics over recommended operating free-air temperature (unless otherwise noted) (continued) #### ESP430CE1, SD16 and ESP430 power supply and recommended operating conditions | PA | RAMETER | | TEST CONDITIONS | VCC | MIN | TYP | MAX | UNIT | |------------------------|---------------------------------|---------------------------------------------------------------------------------|----------------------------------------|-----|-----|------|------|---------| | AVCC | Analog supply voltage | AV <sub>CC</sub> = DV <sub>CC</sub><br>AV <sub>SS</sub> = DV <sub>SS</sub> = 0V | | | 2.7 | | 3.6 | ٧ | | | | SD16LP = 0, | GAIN(V): 1, GAIN(I1): 1, I2: off | 3 V | | 2.0 | 2.6 | | | | | fMCLK = 4MHz, | GAIN(V): 1, GAIN(I1): 32, I2: off | 3 V | | 2.4 | 3.3 | | | | Total Digital & Analog supply | fSD16 = fMCLK/4,<br>SD16REFON = 1, | GAIN(V): 1, GAIN(I1): 1, GAIN(I2): 1 | 3 V | | 2.7 | 3.6 | | | | current when | SD16VMIDON = 0 | GAIN(V): 1, GAIN(I1): 32, GAIN(I2): 32 | 3 V | | 3.4 | 4.9 | A | | I <sub>ESP430CE1</sub> | ESP430 and SD16 | SD16LP = 1, | GAIN(V): 1, GAIN(I1): 1, I2: off | 3 V | | 1.5 | 2.1 | mA | | | active<br>(IAVCC + IDVCC) | fMCLK = 2MHz, | GAIN(V): 1, GAIN(I1): 32, I2: off | 3 V | | 1.6 | 2.1 | | | | ('AVCC' 'DVCC' | fSD16 = fMCLK/4,<br>SD16REFON = 1, | GAIN(V): 1, GAIN(I1): 1, GAIN(I2): 1 | 3 V | | 2.1 | 2.8 | | | | | SD16VMIDON = 0 | GAIN(V): 1, GAIN(I1): 32, GAIN(I2): 32 | 3 V | | 2.2 | 3.0 | | | | Analog gunnhy | SD16LP = 0. | GAIN: 1, 2 | 3 V | | 650 | 950 | | | | Analog supply current: 1 active | fSD16 = 1 MHz, | GAIN: 4, 8, 16 | 3 V | | 730 | 1100 | | | I <sub>SD16</sub> | SD16 channel | SD16OSR = 256 | GAIN: 32 | 3 V | | 1050 | 1550 | μΑ | | .3016 | including internal reference | SD16LP = 1, | GAIN: 1 | 3 V | | 620 | 930 | p | | | (ESP430 disabled) | f <sub>SD16</sub> = 0.5 MHz,<br>SD16OSR = 256 | GAIN: 32 | 3 V | | 700 | 1060 | | | fMAINS | Mains frequency range | | | | 33 | | 80 | Hz | | 4 | Analog front-end input clock | SD16LP = 0 (Low p | ower mode disabled) | 3 V | | 1 | | N/11 1- | | fSD16 | frequency | SD16LP = 1 (Low p | ower mode enabled) | 3 V | | 0.5 | · | MHz | #### ESP430CE1, SD16 input range (see Note 1) | | PARAMETER | TEST CONDITIONS | VCC | MIN | TYP | MAX | UNIT | |---------------------------------------|---------------------------------|------------------------------------------|-----|----------------------------|------|------------------|-------------| | | | SD16GAINx = 1, SD16REFON = 1 | | | ±500 | | | | | Differential input | SD16GAINx = 2, SD16REFON = 1 | | | ±250 | | | | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | voltage range for | SD16GAINx = 4, SD16REFON = 1 | | | ±125 | | \/ | | VID | specified performance | SD16GAINx = 8, SD16REFON = 1 | | | ±62 | | mV | | | (see Note 2) | SD16GAINx = 16, SD16REFON = 1 | | | ±31 | | | | | | SD16GAINx = 32, SD16REFON = 1 | | | ±15 | | | | 7. | Input impedance | f <sub>SD16</sub> = 1MHz, SD16GAINx = 1 | 3 V | | 200 | | l.O | | Z <sub>l</sub> | (one input pin to AVSS) | f <sub>SD16</sub> = 1MHz, SD16GAINx = 32 | 3 V | | 75 | | kΩ | | 7 | Differential<br>Input impedance | f <sub>SD16</sub> = 1MHz, SD16GAINx = 1 | 3 V | 300 | 400 | | | | Z <sub>ID</sub> | (IN+ to IN-) | f <sub>SD16</sub> = 1MHz, SD16GAINx = 32 | 3 V | 100 | 150 | | kΩ | | VI | Absolute input voltage range | | | AV <sub>SS</sub> -<br>1.0V | | $AV_{CC}$ | <b>&gt;</b> | | VIC | Common-mode input voltage range | | | AV <sub>SS</sub> -<br>1.0V | | AV <sub>CC</sub> | V | NOTES: 1. All parameters pertain to each SD16 channel. <sup>2.</sup> The analog input range depends on the reference voltage applied to V<sub>REF</sub>. If V<sub>REF</sub> is sourced externally, the full-scale range is defined by V<sub>FSR+</sub> = +(V<sub>REF</sub>/2)/GAIN and V<sub>FSR-</sub> = -(V<sub>REF</sub>/2)/GAIN. The analog input range should not exceed 80% of V<sub>FSR+</sub> or V<sub>FSR-</sub>. ## electrical characteristics over recommended operating free-air temperature (unless otherwise noted) (continued) ## ESP430CE1, SD16 performance ( $f_{SD16} = 1MHz$ , SD16OSRx = 256, SD16REFON = 1) | PA | RAMETER | TEST CONDITIONS | | VCC | MIN | TYP | MAX | UNIT | |----------------------|---------------------------------|-----------------------------------------------------------------------------------------------------|-----------------|-----|-------|-------|-------|--------| | | | SD16GAINx = 1,Signal Amplitude = 500mV | | 3 V | 83.5 | 85 | | | | | | SD16GAINx = 2,Signal Amplitude = 250mV | | 3 V | 81.5 | 84 | | | | 01114 | Signal-to-Noise + | SD16GAINx = 4,Signal Amplitude = 125mV | $f_{IN} = 50Hz$ | 3 V | 76 | 79.5 | | | | SINAD | Distortion Ratio | SD16GAINx = 8,Signal Amplitude = 62mV | 100Hz | 3 V | 73 | 76.5 | | dB | | | | SD16GAINx = 16,Signal Amplitude = 31mV | | 3 V | 69 | 73 | | | | | | SD16GAINx = 32,Signal Amplitude = 15mV | | 3 V | 62 | 69 | | | | | | SD16GAINx = 1 | | 3 V | 0.97 | 1.00 | 1.02 | | | | | SD16GAINx = 2 | | 3 V | 1.90 | 1.96 | 2.02 | | | | | SD16GAINx = 4 | | 3 V | 3.76 | 3.86 | 3.96 | | | G | Nominal Gain | SD16GAINx = 8 | | 3 V | 7.36 | 7.62 | 7.84 | | | | | SD16GAINx = 16 | | 3 V | 14.56 | 15.04 | 15.52 | | | | | SD16GAINx = 32 | | 3 V | 27.20 | 28.35 | 29.76 | | | | | SD16GAINx = 1 | | 3 V | | | ±0.2 | | | EOS | Offset Error | SD16GAINx = 32 | | 3 V | | | ±1.5 | %FSR | | / | Offset Error Temper- | SD16GAINx = 1 | | 3 V | | ±4 | ±20 | ppm | | dE <sub>OS</sub> /dT | ature Coefficient | SD16GAINx = 32 | | 3 V | | ±20 | ±100 | FSR/°C | | 01400 | Common-Mode | SD16GAINx = 1, Common-mode input signa<br>V <sub>ID</sub> = 500 mV, f <sub>IN</sub> = 50 Hz, 100 Hz | l: | 3 V | | >90 | | 1 | | CMRR | Rejection Ratio | SD16GAINx = 32, Common-mode input sign V <sub>ID</sub> = 16 mV, f <sub>IN</sub> = 50 Hz, 100 Hz | al: | 3 V | | >75 | | dB | | PSRR | Power Supply<br>Rejection Ratio | SD16GAINx = 1 | | 3 V | | >80 | | dB | | XT | Crosstalk | | | 3 V | | <-100 | | dB | #### ESP430CE1, SD16 temperature sensor | PA | RAMETER | TEST CONDITIONS | VCC | MIN | TYP | MAX | UNIT | |----------------------|--------------------------------|-----------------------------------------------------------------|-----|------|------|------|------| | TC <sub>Sensor</sub> | Sensor temperature coefficient | See Note 1 | | 1.18 | 1.32 | 1.46 | mV/K | | VOffset,sensor | Sensor offset voltage | See Note 1 | | -100 | | 100 | mV | | | Sensor output | Temperature sensor voltage at T <sub>A</sub> = 85°C | 3 V | 435 | 475 | 515 | | | VSensor | voltage | Temperature sensor voltage at T <sub>A</sub> = 25°C | 3 V | 355 | 395 | 435 | mV | | | (see Note 3) | Temperature sensor voltage at T <sub>A</sub> = 0°C (see Note 1) | 3 V | 320 | 360 | 400 | | NOTES: 1. Not production tested, limits characterized. - 2. The following formula can be used to calculate the temperature sensor output voltage: $V_{Sensor,typ} = TC_{Sensor} (273 + T [^{\circ}C]) + V_{Offset,sensor} [mV]$ - 3. Results based on characterization and/or production test, not TC<sub>Sensor</sub> or V<sub>Offset,sensor</sub> SLAS396A - JULY 2003 - REVISED APRIL 2004 ## electrical characteristics over recommended operating free-air temperature (unless otherwise noted) (continued) #### ESP430CE1, SD16 built-in voltage reference | PA | RAMETER | TEST CONDITIONS | VCC | MIN | TYP | MAX | UNIT | |-------------------|------------------------------------------|--------------------------------------------|-----|------|------|------|-------| | VREF | Internal reference voltage | SD16REFON = 1, SD16VMIDON = 0 | 3 V | 1.14 | 1.20 | 1.26 | ٧ | | I <sub>REF</sub> | Reference supply current | SD16REFON = 1, SD16VMIDON = 0 | 3 V | | 175 | 260 | μА | | тс | Temperature coefficient | SD16REFON = 1, SD16VMIDON = 0 | 3 V | | 20 | 50 | ppm/K | | C <sub>REF</sub> | V <sub>REF</sub> load capacitance | SD16REFON = 1, SD16VMIDON = 0 (see Note 1) | | | 100 | | nF | | I <sub>LOAD</sub> | V <sub>REF(I)</sub> maximum load current | SD16REFON = 0 | 3 V | | | ±200 | nA | NOTES: 1. There is no capacitance required on V<sub>REF</sub>. However, a capacitance of at least 100nF is recommended to reduce any reference voltage noise. #### ESP430CE1, SD16 reference output buffer | PA | RAMETER | TEST CONDITIONS | VCC | MIN | TYP | MAX | UNIT | |---------------------|-----------------------------------------------------------------------|-------------------------------|-----|-----|-----|-----|------| | VREF,BUF | Reference buffer output voltage | SD16REFON = 1, SD16VMIDON = 1 | 3 V | | 1.2 | | V | | IREF,BUF | Reference Supply +<br>Reference output<br>buffer quiescent<br>current | SD16REFON = 1, SD16VMIDON = 1 | 3 V | | 385 | 600 | μА | | C <sub>REF(O)</sub> | Required load capacitance on VREF | SD16REFON = 1, SD16VMIDON = 1 | | 470 | | | nF | | ILOAD,Max | Maximum load current on V <sub>REF</sub> | SD16REFON = 1, SD16VMIDON = 1 | 3 V | | | ±1 | mA | | | Maximum voltage variation vs. load current | ILOAD = 0 to 1mA | 3 V | -15 | | +15 | mV | #### ESP430CE1, SD16 external reference input | PA | RAMETER | TEST CONDITIONS | VCC | MIN | TYP | MAX | UNIT | |---------------------|---------------------|-----------------|-----|-----|------|-----|------| | VREF(I) | Input voltage range | SD16REFON = 0 | 3 V | 1.0 | 1.25 | 1.5 | V | | I <sub>REF(I)</sub> | Input current | SD16REFON = 0 | 3 V | | | 50 | nA | SLAS396A - JULY 2003 - REVISED APRIL 2004 electrical characteristics over recommended operating free-air temperature (unless otherwise noted) (continued) ESP430CE1, active energy measurement test conditions and accuracy, T<sub>A</sub> = 25°C (See Note 1) - f<sub>ACLK</sub> = 32,768 Hz (watch crystal) - f<sub>MCLK</sub> = 4.194MHz (FLL+) - $f_{SD16} = f_{MCLK}/4 = 1.049MHz$ - Single point calibration at I = 10 A, PF = 0.5 lagging - Measurements according to IEC1036 - Input conditions (unless otherwise noted): $I_B = 6$ A, $I_{MAX} = n * I_B = 60$ A, n = 10, $V_N = 230$ V, $f_{MAINS} = 50$ Hz | PARAMETER | TEST CONDITIONS | | VCC | MIN | TYP | MAX | UNIT | |---------------|------------------------------------------------------------|---------------------------------|-----|-----|-------|-----|------| | | $I = 0.05*I_B$ , $V = V_N$ , PF = 1.0 | | 3 V | | ±0.17 | | | | | $I = 0.1*I_B \text{ to } I_{MAX}, V = V_N, PF = 1.0$ | V1 SD16GAINx = 1 | 3 V | | ±0.18 | | | | | $I = 0.1*I_B$ , $V = V_N$ , PF = 0.5 lagging | I1 SD16GAINx = 1 | 3 V | | ±0.19 | | | | Maximum error | $I = 0.2*I_B$ to $I_{MAX}$ , $V = V_N$ , PF = 0.5 lagging | | 3 V | | ±0.27 | | % | | | $I = 0.1*I_B$ , $V = V_N$ , PF = 0.8 leading | See Figure 14: | 3 V | | ±0.15 | | | | | $I = 0.2*I_B$ to $I_{MAX}$ , $V = V_N$ , PF = 0.8 leading | $R1 = 0\Omega, RB = 12.4\Omega$ | 3 V | | ±0.24 | | | | | $I = 0.2*I_B$ to $I_{MAX}$ , $V = V_N$ , PF = 0.25 lagging | | 3 V | | ±0.38 | | | Input conditions (unless otherwise noted): $I_B = 10 \text{ A}$ , $I_{MAX} = n * I_B = 60 \text{ A}$ , n = 6, $V_N = 230 \text{ V}$ , $f_{MAINS} = 50 \text{ Hz}$ | PARAMETER | TEST CONDITIONS | | VCC | MIN | TYP | MAX | UNIT | |---------------|------------------------------------------------------------|--------------------------|-----|-----|-------|-----|------| | | $I = 0.05*I_B$ , $V = V_N$ , $PF = 1.0$ | | 3 V | | ±0.11 | | | | | $I = 0.1*I_B \text{ to } I_{MAX}, V = V_N, PF = 1.0$ | V1 SD16GAINx = 1 | 3 V | | ±0.18 | | | | | $I = 0.1*I_B$ , $V = V_N$ , PF = 0.5 lagging | I1 SD16GAINx = 32 | 3 V | | ±0.45 | | | | Maximum error | $I = 0.2*I_B$ to $I_{MAX}$ , $V = V_N$ , PF = 0.5 lagging | | 3 V | | ±0.33 | | % | | | $I = 0.1*I_B$ , $V = V_N$ , PF = 0.8 leading | See Figure 15: | 3 V | | ±0.10 | | | | | $I = 0.2*I_B$ to $I_{MAX}$ , $V = V_N$ , PF = 0.8 leading | $R_{shunt} = 0.2m\Omega$ | 3 V | | ±0.18 | | | | | $I = 0.2*I_B$ to $I_{MAX}$ , $V = V_N$ , PF = 0.25 lagging | | 3 V | | ±0.51 | | | NOTES: 1. Measurements performed using complete hardware solution. Error shown contain temperature dependencies of all components including the MSP430FE42x, crystal, and discrete components. - 2. I1 SD16GAIN x = 1,4: CT part number = T60404-E4624-X101 ( Vacuumschmelze) - I1 SD16GAINx = 8: shunt part number = A-H2-R005-F1-K2-0.1 (Isabellenhütte Heusler GmbH KG) - I1 SD16GAINx = 32: shunt part number = BVO-M-R0002-5.0 (Isabellenhütte Heusler GmbH KG) electrical characteristics over recommended operating free-air temperature (unless otherwise noted) (continued) Figure 14. Energy measurement test circuitry (SD16GAINx = 1, 4) Figure 15. Energy measurement test circuitry (SD16GAINx = 8, 32) ESP430CE1, I1 SD16GAINx = 1 typical characteristics (see Note 1) ## MEASUREMENT ERROR AS % OF READING $(T_A = 25^{\circ}C)$ Figure 16 ## MEASUREMENT ERROR AS % OF READING $(T_A = -40^{\circ}C)$ ## MEASUREMENT ERROR AS % OF READING $(T_A = 85^{\circ}C)$ NOTES: 1. Results corrected for typical phase error of CT used. ( $-40^{\circ}$ C to $25^{\circ}$ C: $-0.7^{\circ}$ ; $25^{\circ}$ C to $85^{\circ}$ C: $+0.5^{\circ}$ ) See Figure 14 for test circuitry: CT part number = T60404–E4624–X101 (Vacuumschmelze), $R_1 = 0\Omega$ , $R_B = 12.4\Omega$ ESP430CE1, I1 SD16GAINx = 4 typical characteristics (see Note 1) ## MEASUREMENT ERROR AS % OF READING $(T_A = 25^{\circ}C)$ Figure 19 ## MEASUREMENT ERROR AS % OF READING $(T_A = -40^{\circ}C)$ ## MEASUREMENT ERROR AS % OF READING $(T_A = 85^{\circ}C)$ NOTES: 1. Results corrected for typical phase error of CT used. ( $-40^{\circ}$ C to $25^{\circ}$ C: $-0.7^{\circ}$ ; $25^{\circ}$ C to $85^{\circ}$ C: $+0.5^{\circ}$ ) See Figure 14 for test circuitry: CT part number = T60404 - E4624 - X101 (Vacuumschmelze), $R_1 = 9.36\Omega$ , $R_B = 3.16\Omega$ ESP430CE1, I1 SD16GAINx = 8 typical characteristics (see Note 1) ## MEASUREMENT ERROR AS % OF READING $(T_A = 25^{\circ}C)$ Figure 22 ## MEASUREMENT ERROR AS % OF READING $(T_A = -40^{\circ}C)$ ## MEASUREMENT ERROR AS % OF READING $(T_A = 85^{\circ}C)$ NOTES: 1. See Figure 15 for test circuitry: shunt part number = A-H2-R005-F1-K2-0.1 (Isabellenhütte Heusler GmbH KG) ESP430CE1, I1 SD16GAINx = 32 typical characteristics (see Note 1) #### **MEASUREMENT ERROR AS % OF READING** $(T_A = 25^{\circ}C)$ **MEASUREMENT ERROR AS % OF READING** # $(T_A = -40^{\circ}C)$ #### **MEASUREMENT ERROR AS % OF READING** $(T_A = 85^{\circ}C)$ NOTES: 1. See Figure 15 for test circuitry: shunt part number = BVO-M-R0002-5.0 (Isabellenhütte Heusler GmbH KG) ## electrical characteristics over recommended operating free-air temperature (unless otherwise noted) (continued) #### **Flash Memory** | | PARAMETER | TEST<br>CONDITIONS | vcc | MIN | NOM | MAX | UNIT | |--------------------------|-----------------------------------------------------|-----------------------|--------------|-----------------|-----------------|-----|------------------| | VCC(PGM/<br>ERASE) | Program and Erase supply voltage | | | 2.7 | | 3.6 | ٧ | | fFTG | Flash Timing Generator frequency | | | 257 | | 476 | kHz | | I <sub>PGM</sub> | Supply current from DV <sub>CC</sub> during program | | 2.7 V/ 3.6 V | | 3 | 5 | mA | | IERASE | Supply current from DV <sub>CC</sub> during erase | | 2.7 V/ 3.6 V | | 3 | 7 | mA | | t <sub>CPT</sub> | Cumulative program time | see Note 1 | 2.7 V/ 3.6 V | | | 4 | ms | | tCMErase | Cumulative mass erase time | see Note 2 | 2.7 V/ 3.6 V | 200 | | | ms | | | Program/Erase endurance | | | 10 <sup>4</sup> | 10 <sup>5</sup> | | cycles | | <sup>t</sup> Retention | Data retention duration | T <sub>J</sub> = 25°C | | 100 | | | years | | tWord | Word or byte program time | | | | 35 | | | | <sup>t</sup> Block, 0 | Block program time for 1 <sup>St</sup> byte or word | | | | 30 | | | | <sup>t</sup> Block, 1-63 | Block program time for each additional byte or word | and Note 2 | | | 21 | | 4 | | <sup>t</sup> Block, End | Block program end-sequence wait time | see Note 3 | | | 6 | | <sup>t</sup> FTG | | <sup>t</sup> Mass Erase | Mass erase time | | | | 5297 | | | | tSeg Erase | Segment erase time | | | | 4819 | | | - NOTES: 1. The cumulative program time must not be exceeded during a block-write operation. This parameter is only relevant if the block write feature is used. - 2. The mass erase duration generated by the flash timing generator is at least 11.1ms (= 5297x1/fFTG,max = 5297x1/476kHz). To achieve the required cumulative mass erase time the Flash Controller's mass erase operation can be repeated until this time is met. (A worst case minimum of 19 cycles are required). - 3. These values are hardwired into the Flash Controller's state machine ( $t_{FTG} = 1/f_{FTG}$ ). #### JTAG Interface | | PARAMETER | TEST<br>CONDITIONS | Vcc | MIN | NOM | MAX | UNIT | |-----------------------|---------------------------------------------------|--------------------|------------|-----|-----|-----|------| | , | TOV Small for many | and Materia | 2.2 V | 0 | | 5 | MHz | | fTCK | TCK input frequency | see Note 1 | 3 V | 0 | | 10 | MHz | | R <sub>Internal</sub> | Internal pull-up resistance on TMS, TCK, TDI/TCLK | see Note 2 | 2.2 V/ 3 V | 25 | 60 | 90 | kΩ | NOTES: 1. f<sub>TCK</sub> may be restricted to meet the timing requirements of the module selected. 2. TMS, TDI/TCLK, and TCK pull-up resistors are implemented in all versions. #### JTAG Fuse (see Note 1) | | PARAMETER | TEST<br>CONDITIONS | VCC | MIN | NOM | MAX | UNIT | |-----------------|-----------------------------------------------|-----------------------|-----|-----|-----|-----|------| | VCC(FB) | Supply voltage during fuse-blow condition | T <sub>A</sub> = 25°C | | 2.5 | | | V | | V <sub>FB</sub> | Voltage level on TDI/TCLK for fuse-blow | | | 6 | | 7 | V | | I <sub>FB</sub> | Supply current into TDI/TCLK during fuse blow | | | | | 100 | mA | | t <sub>FB</sub> | Time to blow fuse | | | | | 1 | ms | NOTES: 1. Once the fuse is blown, no further access to the MSP430 JTAG/Test and emulation features is possible. The JTAG block is switched to bypass mode. #### **APPLICATION INFORMATION** ### input/output schematic Port P1, P1.0 to P1.1, input/output with Schmitt-trigger NOTE: $0 \le x \le 1$ . Port Function is Active if CAPD.x = 0 | PnSEL.x | PnDIR.x | Direction<br>Control<br>From Module | PnOUT.x | Module X<br>OUT | PnIN.x | Module X IN | PnIE.x | PnIFG.x | PnlES.x | CAPD.x | |---------|---------|-------------------------------------|---------|-----------------|--------|-------------|--------|---------|---------|--------| | P1SEL.0 | P1DIR.0 | P1DIR.0 | P1OUT.0 | Out0 Sig.† | P1IN.0 | CCI0A† | P1IE.0 | P1IFG.0 | P1IES.0 | DVSS | | P1SEL.1 | P1DIR.1 | P1DIR.1 | P1OUT.1 | MCLK | P1IN.1 | CCIOB† | P1IE.1 | P1IFG.1 | P1IES.1 | DVSS | †Timer\_A3 #### **APPLICATION INFORMATION** ### input/output schematic (continued) Port P1, P1.2 to P1.7, input/output with Schmitt-trigger NOTE: $2 \le x \le 7$ . Port Function is Active if Port/LCD = 0 | PnSEL.x | PnDIR.x | Direction<br>Control<br>From Module | PnOUT.x | Module X<br>OUT | PnIN.x | Module X IN | PnIE.x | PnIFG.x | PnIES.x | Port/LCD | Segment | |---------|---------|-------------------------------------|---------|-----------------|--------|--------------------|--------|---------|---------|-------------------|---------| | P1SEL.2 | P1DIR.2 | P1DIR.2 | P1OUT.2 | Out1 Sig.† | P1IN.2 | CCI1A <sup>†</sup> | P1IE.2 | P1IFG.2 | P1IES.2 | | S31 | | P1SEL.3 | P1DIR.3 | P1DIR.3 | P1OUT.3 | SVSOUT | P1IN.3 | unused | P1IE.3 | P1IFG.3 | P1IES.3 | 0: LCDM<br>< 0E0h | S30 | | P1SEL.4 | P1DIR.4 | P1DIR.4 | P1OUT.4 | DVSS | P1IN.4 | unused | P1IE.4 | P1IFG.4 | P1IES.4 | 1: LCDM<br>≥ 0E0h | S29 | | P1SEL.5 | P1DIR.5 | P1DIR.5 | P1OUT.5 | ACLK | P1IN.5 | TACLK† | P1IE.5 | P1IFG.5 | P1IES.5 | | S28 | | P1SEL.6 | P1DIR.6 | DCM_SIMO | P1OUT.6 | SIMO0(o)‡ | P1IN.6 | SIMO0(i)‡ | P1IE.6 | P1IFG.6 | P1IES.6 | 0: LCDM<br>< 0C0h | S27 | | P1SEL.7 | P1DIR.7 | DCM_SOMI | P1OUT.7 | SOMI0(o)‡ | P1IN.7 | SOMI0(i)‡ | P1IE.7 | P1IFG.7 | P1IES.7 | 1: LCDM<br>≥ 0C0h | S26 | <sup>†</sup>Timer\_A3 <sup>‡</sup>USART0 #### **APPLICATION INFORMATION** ### input/output schematic (continued) port P2, P2.0 to P2.1, input/output with Schmitt-trigger NOTE: $0 \le x \le 1$ . Port Function is Active if Port/LCD = 0 | PnSel.x | PnDIR.x | Dir. Control from module | PnOUT.x | Module X<br>OUT | PnIN.x | Module X IN | PnIE.x | PnIFG.x | PnIES.x | Port/LCD | Segment | |---------|---------|--------------------------|---------|-----------------------|--------|-----------------------|--------|---------|---------|-------------------|---------| | P2Sel.0 | P2DIR.0 | P2DIR.0 | P2OUT.0 | Out2sig.† | P2IN.0 | CCI2A † | P2IE.0 | P2IFG.0 | P2IES.0 | 0: LCDM<br>< 0E0h | S25 | | P2Sel.1 | P2DIR.1 | DCM_UCLK | P2OUT.1 | UCLK0(o) <sup>‡</sup> | P2IN.1 | UCLK0(i) <sup>‡</sup> | P2IE.1 | P2IFG.1 | P2IES.1 | 1: LCDM<br>≥ 0E0h | S24 | <sup>†</sup> Timer\_A3 <sup>‡</sup>USART0 #### **APPLICATION INFORMATION** ### input/output schematic (continued) port P2, P2.2 to P2.5, input/output with Schmitt-trigger NOTE: $2 \le x \le 5$ Port function is active if CAPD.x = 0 | PnSEL.x | PnDIR.x | Direction<br>Control<br>From Module | PnOUT.x | Module X<br>OUT | PnIN.x | Module X IN | PnIE.x | PnIFG.x | PnIES.x | CAPD.x | |---------|---------|-------------------------------------|---------|-----------------|--------|-------------------|--------|---------|---------|-----------------------| | P2SEL.2 | P2DIR.2 | DVSS | P2OUT.2 | DVSS | P2IN.2 | STE0 <sup>†</sup> | P2IE.2 | P2IFG.2 | P2IES.2 | DVSS | | P2SEL.3 | P2DIR.3 | P2DIR.3 | P2OUT.3 | DVSS | P2IN.3 | unused | P2IE.3 | P2IFG.3 | P2IES.3 | SVSCTL VLD<br>= 1111b | | P2SEL.4 | P2DIR.4 | DVCC | P2OUT.4 | UTXD0† | P2IN.4 | unused | P2IE.4 | P2IFG.4 | P2IES.4 | DVSS | | P2SEL.5 | P2DIR.5 | DVSS | P2OUT.5 | DVSS | P2IN.5 | URXD0† | P2IE.5 | P2IFG.5 | P2IES.5 | DVSS | †USART0 #### **APPLICATION INFORMATION** ### input/output schematic (continued) Port P2, unbonded GPIOs P2.6 and P2.7 NOTE: x = Bit/identifier, 6 to 7 for port P2 without external pins | P2Sel.x | P2DIR.x | DIRECTION<br>CONTROL<br>FROM MODULE | P2OUT.x | MODULE X OUT | P2IN.x | MODULE X IN | P2IE.x | P2IFG.x | P2IES.x | |---------|---------|-------------------------------------|---------|------------------|--------|-------------|--------|---------|---------| | P2Sel.6 | P2DIR.6 | P2DIR.6 | P2OUT.6 | DVSS | P2IN.6 | unused | P2IE.6 | P2IFG.6 | P2IES.6 | | P2Sel.7 | P2DIR.7 | P2DIR.7 | P2OUT.7 | DV <sub>SS</sub> | P2IN.7 | unused | P2IE.7 | P2IFG.7 | P2IES.7 | NOTE: Unbonded GPIOs 6 and 7 of port P2 can be used as interrupt flags. Only software can affect the interrupt flags. They work as software interrupts. ### **APPLICATION INFORMATION** ### JTAG pins TMS, TCK, TDI, TDO/TDI, input/output with Schmitt-trigger or output #### **APPLICATION INFORMATION** #### JTAG fuse check mode MSP430 devices that have the fuse on the TDI/TCLK terminal have a fuse check mode that tests the continuity of the fuse the first time the JTAG port is accessed after a power-on reset (POR). When activated, a fuse check current, I<sub>TF</sub>, of 1.8 mA at 3 V can flow from the TDI/TCLK pin to ground if the fuse is not burned. Care must be taken to avoid accidentally activating the fuse check mode and increasing overall system power consumption. Activation of the fuse check mode occurs with the first negative edge on the TMS pin after power up or if the TMS is being held low during power up. The second positive edge on the TMS pin deactivates the fuse check mode. After deactivation, the fuse check mode remains inactive until another POR occurs. After each POR the fuse check mode has the potential to be activated. The fuse check current only flows when the fuse check mode is active and the TMS pin is in a low state (see Figure 28). Therefore, the additional current flow can be prevented by holding the TMS pin high (default condition). The JTAG pins are terminated internally, and therefore do not require external termination. Figure 28. Fuse Check Mode Current, MSP430FE42x #### PM (S-PQFP-G64) #### PLASTIC QUAD FLATPACK NOTES: A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Falls within JEDEC MS-026 - D. May also be thermally enhanced plastic with leads connected to the die pads. #### **IMPORTANT NOTICE** Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Following are URLs where you can obtain information on other Texas Instruments products and application solutions: | Products | | Applications | | |------------------|------------------------|--------------------|---------------------------| | Amplifiers | amplifier.ti.com | Audio | www.ti.com/audio | | Data Converters | dataconverter.ti.com | Automotive | www.ti.com/automotive | | DSP | dsp.ti.com | Broadband | www.ti.com/broadband | | Interface | interface.ti.com | Digital Control | www.ti.com/digitalcontrol | | Logic | logic.ti.com | Military | www.ti.com/military | | Power Mgmt | power.ti.com | Optical Networking | www.ti.com/opticalnetwork | | Microcontrollers | microcontroller.ti.com | Security | www.ti.com/security | | | | Telephony | www.ti.com/telephony | | | | Video & Imaging | www.ti.com/video | | | | Wireless | www.ti.com/wireless | Mailing Address: Texas Instruments Post Office Box 655303 Dallas, Texas 75265