

## FAIRCHILD

SEMICONDUCTOR

March 2001 Revised April 2002

Revised April 20

IN1018 3.3V LVDS 1-Bit High Speed Differential Receiver

### FIN1018 3.3V LVDS 1-Bit High Speed Differential Receiver

#### **General Description**

This single receiver is designed for high speed interconnects utilizing Low Voltage Differential Signaling (LVDS) technology. The receiver translates LVDS levels, with a typical differential input threshold of 100 mV, to LVTTL signal levels. LVDS provides low EMI at ultra low power dissipation even at high frequencies. This device is ideal for high speed transfer of clock or data.

The FIN1018 can be paired with its companion driver, the FIN1017, or with any other LVDS driver.

#### Features

- Greater than 400Mbs data rate
- 3.3V power supply operation
- 0.4ns maximum pulse skew
- 2.5ns maximum propagation delay
- Low power dissipation
- Power-Off protection
- Fail safe protection for open-circuit, shorted and terminated conditions
- Meets or exceeds the TIA/EIA-644 LVDS standard
- Flow-through pinout simplifies PCB layout
- 8-Lead SOIC and US-8 packages save space

#### Ordering Code:

|                         | and the second second |                                                                                                |  |  |
|-------------------------|-----------------------|------------------------------------------------------------------------------------------------|--|--|
| Order Number            | Package Number        | er Package Description                                                                         |  |  |
| F <mark>IN1018</mark> M | M08A                  | 8-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150" Narrow<br>[TUBE]          |  |  |
| FIN1018MX               | M08A                  | 8-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150" Narrow<br>[TAPE and REEL] |  |  |
| FIN1018K8X              | MAB08A                | 8-Lead US8, JEDEC MO-187, Variation CA 3.1mm Wide<br>[TAPE and REEL]                           |  |  |

#### **Pin Descriptions**

| Pin Name         | Description                |
|------------------|----------------------------|
| R <sub>OUT</sub> | LVTTL Data Output          |
| R <sub>IN+</sub> | Non-inverting Driver Input |
| R <sub>IN-</sub> | Inverting Driver Input     |
| V <sub>CC</sub>  | Power Supply               |
| GND              | Ground                     |
| NC               | No Connect                 |

#### **Connection Diagrams**

#### 8-Lead SOIC



Pin Assignment for US-8 Package



#### **Function Table**

| Input               | Input            |                  |
|---------------------|------------------|------------------|
| R <sub>IN+</sub>    | R <sub>IN-</sub> | R <sub>OUT</sub> |
| L                   | Н                | L. L.            |
| Н                   | L                | 1 0 2 H          |
| Fail Safe Condition |                  | Н                |

H = HIGH Logic Level L = LOW Logic Level Fail Safe = Open, Shorted, Terminated



#### Absolute Maximum Ratings(Note 1)

| Supply Voltage (V <sub>CC</sub> )                       | -0.5V to +4.6V                    |
|---------------------------------------------------------|-----------------------------------|
| DC Input Voltage (R <sub>IN+</sub> , R <sub>IN-</sub> ) | -0.5V to +4.7V                    |
| DC Output Voltage (D <sub>OUT</sub> )                   | -0.5V to +6V                      |
| DC Output Current (I <sub>O</sub> )                     | 16 mA                             |
| Storage Temperature Range (T <sub>STG</sub> )           | $-65^{\circ}C$ to $+150^{\circ}C$ |
| Max Junction Temperature (T <sub>J</sub> )              | 150°C                             |
| Lead Temperature (T <sub>L</sub> )                      |                                   |
| (Soldering, 10 seconds)                                 | 260°C                             |
| ESD (Human Body Model)                                  | ≥ 6500V                           |
| ESD (Bus Pins $R_{IN}/R_{IN+}$ to GND)                  | ≥ 9500V                           |
| ESD (Machine Model)                                     | ≥ 300V                            |

## Recommended Operating Conditions

| Supply Voltage (V <sub>CC</sub> )       | 3.0V to 3.6V                     |
|-----------------------------------------|----------------------------------|
| Input Voltage (V <sub>IN</sub> )        | 0 to $V_{CC}$                    |
| Magnitude of Differential Voltage       |                                  |
| ( V <sub>ID</sub>  )                    | 100mV to $V_{CC}$                |
| Common-mode Input Voltage (VIC)         | 0.05V to 2.35V                   |
| Operating Temperature (T <sub>A</sub> ) | $-40^{\circ}C$ to $+85^{\circ}C$ |
|                                         |                                  |

Note 1: The "Absolute Maximum Ratings": are those values beyond which damage to the device may occur. The databook specifications should be met, without exception, to ensure that the system design is reliable over its power supply, temperature and output/input loading variables. Fairchild does not recommend operation of circuits outside databook specification.

#### **DC Electrical Characteristics**

Over supply voltage and operating temperature ranges, unless otherwise specified

| Symbol              | Parameter                         | Test Conditions                                        | Min                  | Тур      | Max | Units |  |
|---------------------|-----------------------------------|--------------------------------------------------------|----------------------|----------|-----|-------|--|
| -,                  |                                   |                                                        |                      | (Note 2) |     |       |  |
| V <sub>TH</sub>     | Differential Input Threshold HIGH | See Figure 1 and Table 1                               |                      |          | 100 | mV    |  |
| V <sub>TL</sub>     | Differential Input Threshold LOW  | See Figure 1 and Table 1                               | -100                 |          |     | mV    |  |
| I <sub>IN</sub>     | Input Current                     | $V_{IN} = 0V \text{ or } V_{CC}$                       |                      |          | ±20 | μA    |  |
| I <sub>I(OFF)</sub> | Power-OFF Input Current           | $V_{CC} = 0V, V_{IN} = 0V \text{ or } 3.6V$            |                      |          | ±20 | μA    |  |
| V <sub>ОН</sub>     | Output HIGH Voltage               | $I_{OH} = -100 \ \mu A$                                | V <sub>CC</sub> -0.2 |          |     | V     |  |
|                     |                                   | $I_{OH} = -8 \text{ mA}$                               | 2.4                  |          |     | V     |  |
| V <sub>OL</sub>     | Output LOW Voltage                | I <sub>OH</sub> = 100 μA                               |                      |          | 0.2 | V     |  |
|                     |                                   | I <sub>OL</sub> = 8 mA                                 |                      |          | 0.5 | V     |  |
| V <sub>IK</sub>     | Input Clamp Voltage               | $I_{IK} = -18 \text{ mA}$                              | -1.5                 |          |     | V     |  |
| I <sub>CC</sub>     | Power Supply Current              | Inputs Open, ( $R_{IN+} = 1V$ and $R_{IN-} = 1.4V$ ),  |                      |          | 7   | mA    |  |
|                     |                                   | or (R <sub>IN+</sub> = 1.4V and R <sub>IN-</sub> = 1V) |                      |          | 1   | mA    |  |
| C <sub>IN</sub>     | Input Capacitance                 |                                                        |                      | 4        |     | pF    |  |
| C <sub>OUT</sub>    | Output Capacitance                |                                                        |                      | 6        |     | pF    |  |

Note 2: All typical values are at  $T_A=25^\circ C$  and with  $V_{CC}=3.3 V.$ 

#### **AC Electrical Characteristics**

Over supply voltage and operating temperature ranges, unless otherwise specified

| Symbol              | Parameter                                       | Test Conditions                                  | Min | Typ<br>(Note 3) | Мах | Units |
|---------------------|-------------------------------------------------|--------------------------------------------------|-----|-----------------|-----|-------|
| t <sub>PLH</sub>    | Propagation Delay LOW-to-HIGH                   |                                                  | 0.9 |                 | 2.5 | ns    |
| t <sub>PHL</sub>    | Propagation Delay HIGH-to-LOW                   | ]                                                | 0.9 |                 | 2.5 | ns    |
| t <sub>TLH</sub>    | Output Rise Time (20% to 80%)                   | $ V_{ID}  = 400 \text{ mV}, C_L = 10 \text{ pF}$ |     | 0.5             |     | ns    |
| t <sub>THL</sub>    | Output Fall Time (80% to 20%)                   | See Figure 1 and Figure 2                        |     | 0.5             |     | ns    |
| t <sub>SK(P)</sub>  | Pulse Skew  t <sub>PLH</sub> - t <sub>PHL</sub> | ]                                                |     |                 | 0.4 | ns    |
| t <sub>SK(PP)</sub> | Part-to-Part Skew (Note 4)                      |                                                  |     |                 | 1.0 | ns    |

Note 3: All typical values are at  $T_A=25^\circ C$  and with  $V_{CC}=3.3 V.$ 

Note 4: t<sub>SK(PP)</sub> is the magnitude of the difference in propagation delay times between any specified terminals of two devices switching in the same direction (either LOW-to-HIGH or HIGH-to-LOW) when both devices operate with the same supply voltage, same temperature, and have identical test circuits.



Note A: All input pulses have frequency = 10MHz,  $t_R$  or  $t_F$  = 1ns Note B: CL includes all probe and fixture capacitances



| Applied Ve      | Applied Voltages (V) |                 | Resulting Common Mode<br>Input Voltage (V) |  |  |
|-----------------|----------------------|-----------------|--------------------------------------------|--|--|
| V <sub>IA</sub> | V <sub>IB</sub>      | V <sub>ID</sub> | V <sub>IC</sub>                            |  |  |
| 1.25            | 1.15                 | 100             | 1.2                                        |  |  |
| 1.15            | 1.25                 | -100            | 1.2                                        |  |  |
| 2.4             | 2.3                  | 100             | 2.35                                       |  |  |
| 2.3             | 2.4                  | -100            | 2.35                                       |  |  |
| 0.1             | 0                    | 100             | 0.05                                       |  |  |
| 0               | 0.1                  | -100            | 0.05                                       |  |  |
| 1.5             | 0.9                  | 600             | 1.2                                        |  |  |
| 0.9             | 1.5                  | -600            | 1.2                                        |  |  |
| 2.4             | 1.8                  | 600             | 2.1                                        |  |  |
| 1.8             | 2.4                  | -600            | 2.1                                        |  |  |
| 0.6             | 0                    | 600             | 0.3                                        |  |  |
| 0               | 0.6                  | -600            | 0.3                                        |  |  |



FIGURE 2. LVDS Input to LVTTL Output AC Waveforms



www.fairchildsemi.com



# FIN1018



www.fairchildsemi.com



