FUJITSU SEMICONDUCTOR DATA SHEET



# 8-bit Proprietary Microcontroller

### CMOS

# F<sup>2</sup>MC-8L MB89980 Series

# MB89983/P985/PV980

### DESCRIPTION

The MB89980 series is a line of the general-purpose, single-chip microcontrollers. In addition to a compact instruction set, the microcontrollers contain a variety of peripheral functions such as an LCD controller/driver, an A/D converter, timers, remote control transmission output, buzzer output, PWM timers, and external interrupts.

### ■ FEATURES

- F<sup>2</sup>MC-8L family CPU core
- Dual-clock control system
- Maximum memory size: 8-Kbyte ROM, 256-byte RAM (max.)
- Minimum execution time: 0.95 μs/4.2 MHz
- I/O ports: max. 47 channels (max. 13 high-current type)
- 21-bit time-base counter
- 8/16-bit timer/counter: 8bit x 2 channels or 16-bit x 1 channels
- External interrupts (wake-up function): Four channels with edge selection plus eight level-interrupt channels
- 8-bit A/D converter: 4 channels
- 8-bit PWM timers: 2 channels
- Watch prescaler (15 bits)
- LCD controller/driver: 14 segments × 4 commons (max. 56 pixels)
- LCD driving reference voltage generator
- Remote control transmission output
- Buzzer output
- Power-on reset function (option)
- · Low-power consumption modes (stop, sleep, and watch mode)
- CMOS technology

### PACKAGE

zsc.com

64-pin Ceramic MQFP





64-pin Plastic QFP



(MQP-64C-P01)

(FPT-64P-M03)

(FPT-64P-M09)

### ■ PRODUCT LINEUP

| Part number<br>Parameter    | MB89983                                                                                                                                                                                                                                                        | MB89P9                 | 985                                                                                                                                                                  | MB89PV980                                                                                                                                            |  |  |  |
|-----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Classification              | Mass production products<br>(mask ROM products)                                                                                                                                                                                                                | One-time PROM p        | roduct (OTP)                                                                                                                                                         | Piggyback/evaluation<br>product (for development)                                                                                                    |  |  |  |
| ROM size                    | 8 K x 8 bits<br>(internal mask ROM)                                                                                                                                                                                                                            | 16K x 8<br>(Internal P |                                                                                                                                                                      | 32K x 8 bits<br>(External ROM)                                                                                                                       |  |  |  |
| RAM size                    | $256 \times 8$ bits                                                                                                                                                                                                                                            |                        | 512 x                                                                                                                                                                | 8 bits                                                                                                                                               |  |  |  |
| CPU functions               | Number of instructions:<br>Instruction bit length:<br>Instruction length:<br>Data bit length:<br>Minimum execution time:<br>Interrupt processing time:                                                                                                         |                        | 136<br>8 bits<br>1 to 3 bytes<br>1, 8,16 bits<br>0.95 μs/4.2<br>9 μs/4.2 MF                                                                                          | MHz                                                                                                                                                  |  |  |  |
| Ports                       | General-purpose I/O ports (N<br>Output-only ports (N-ch oper                                                                                                                                                                                                   | . ,                    | 3 ports are<br>20 (4 ports<br>serve as se                                                                                                                            | also serve as peripherals,<br>neavy-current drive type.)<br>also serve as A/D, 14 ports<br>gment pins and 2 ports serve<br>pins, 10 ports are heavy- |  |  |  |
|                             | General-purpose I/O ports (C<br>Input-only ports (CMOS)<br>Output-only ports (CMOS)                                                                                                                                                                            | CMOS):<br>Total:       | <ul> <li>16 (12 ports also serve as an external interrupt, )</li> <li>2 (serve with sub-clock pins)</li> <li>1 (serves as peripherials</li> <li>47 (max.)</li> </ul> |                                                                                                                                                      |  |  |  |
| Timer/counter               | 8-bit timer operation (toggled<br>16-bit timer operation (toggled                                                                                                                                                                                              |                        |                                                                                                                                                                      |                                                                                                                                                      |  |  |  |
| LCD controller/driver       | Common output:<br>Segment output:<br>Bias power supply pins:<br>LCD display RAM size:<br>Dividing resistor for LCD driv                                                                                                                                        | ving:                  | 4 (max.)<br>14 (max.) <sup>*2</sup><br>4<br>14 $\times$ 4 bits<br>Built-in (an external resistor<br>selectability)                                                   |                                                                                                                                                      |  |  |  |
| A/D converter               | 8-bit resolution $\times$ 4 channels<br>A/D conversion mode (conversion time 43 $\mu$ s/4.2 MHz (44 instruction cycles))<br>Sense mode (conversion time 11.9 $\mu$ s/4.2 MHz)<br>Continuous activation by an internal timer capable<br>Reference voltage input |                        |                                                                                                                                                                      |                                                                                                                                                      |  |  |  |
| PWM timer 1,<br>PWM timer 2 | <ul> <li>8 bits × 2 channels</li> <li>8-bit reload timer operation (toggled output capable, operating clock cycle: 0.95 μs to 124 ms)</li> <li>8-bit resolution PWM operation (conversion cycle: 243 μs to 32 s)</li> </ul>                                    |                        |                                                                                                                                                                      |                                                                                                                                                      |  |  |  |

(Continued)

#### (Continued)

| Part number<br>Parameter                   | MB89983                                                                                                                                                                                  | MB89P985                                 | MB89PV980 |  |  |  |  |  |  |
|--------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|-----------|--|--|--|--|--|--|
| External interrupt 1<br>(wake-up function) | 4 independent channels (edge selectability)<br>Rising edge/falling edge selectability<br>Used also for wake-up from stop/sleep mode.<br>(Edge detection is also permitted in stop mode.) |                                          |           |  |  |  |  |  |  |
| External interrupt 2                       | "L" level interrupts $\times$ 8 chann                                                                                                                                                    | "L" level interrupts $\times$ 8 channels |           |  |  |  |  |  |  |
| Buzzer output                              | 1 (7 frequencies are selectable by the software.)                                                                                                                                        |                                          |           |  |  |  |  |  |  |
| Remote control<br>transmission<br>output   | 1 (Pulse width and cycle are software selectable.)                                                                                                                                       |                                          |           |  |  |  |  |  |  |
| Standby modes                              | Subclock mode, sleep mode, stop mode, and watch mode                                                                                                                                     |                                          |           |  |  |  |  |  |  |
| Process                                    |                                                                                                                                                                                          | CMOS                                     |           |  |  |  |  |  |  |
| Operating voltage*1                        | 2.2 V to 6.0 V                                                                                                                                                                           | 2.7 V t                                  | o 6.0 V   |  |  |  |  |  |  |

\*1: Varies with conditions such as the operating frequency. (The operating voltage of the A/D converter is assured separately. See section "■ Electrical Characteristics.")

\*2: See section "■ Mask Options."

### PACKAGE AND CORRESPONDING PRODUCTS

| Package     | MB89983 | MB89P985 | MB89PV980 |
|-------------|---------|----------|-----------|
| FPT-64P-M09 | 0       | 0        | ×         |
| FPT-64P-M03 | 0       | 0        | ×         |
| MQP-64C-P01 | ×       | ×        | 0         |

 $\bigcirc$  : Available  $\times$  : Not available

Note: For more information about each package, see section "■ Package Dimensions."

### ■ DIFFERENCES AMONG PRODUCTS

#### 1. Memory Size

Before evaluating using the piggyback product, verify its differences from the product that will actually be used. Take particular care on the following points:

• The stack area, etc., is set at the upper limit of the RAM.

#### 2. Current Consumption

- In the case of the MB89PV980, add the current consumed by the EPROM which is connected to the top socket.
- When operated at low speed, the product with an OTPROM (one-time PROM) or an EPROM will consume more current than the product with a mask ROM.

However, the current consumption in the sleep/stop modes is the same. (For more information, see section "■ Electrical Characteristics.")

#### 3. Mask Options

Functions that can be selected as options and how to designate these options vary by the product.

Before using options check section "Mask Options."

Take particular care on the following points:

- A pull-up resistor is not selectable for P40 to P47 and P60 to P65 if they are used as LCD pins.
- A pull-up resistor is not selectable for P50 to P53 if they are used as analog input.

#### 4. Pull-up resistor

Pull-up resisitors of MB89P985 and MB89PV980 are selected by pull-up control registor (Port 0, 1, 5), but there are no pull-up resistor for Port 2, 4 and 6 in MB89P985 and MB89PV980.

ALL pull-up resistor of MB89983 are selected by mask option (Port 0, 1, 2, 4, 5, 6)

#### 5. Segment/Common port

The Segment/Port, Common/Port output in MB89P985 and MB89PV980 are selected by control register, LCR2.

The Segment/Port, Common/Port output in MB89983 are selected by mask option.

#### PIN ASSIGNMENT





N.C.: Internally connected. Do not use.

### ■ PIN DESCRIPTION

| Pin                                     | no.      |                           | I/O circuit type<br>MB89983 MB89P985<br>MB89PV980 |                                                                                                                                                                                          |                                                                                                                                                                |  |  |  |
|-----------------------------------------|----------|---------------------------|---------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| LQFP <sup>*1</sup><br>QFP <sup>*2</sup> | MQFP*3   | Pin name                  |                                                   |                                                                                                                                                                                          | Function                                                                                                                                                       |  |  |  |
| 22                                      | 23       | XO                        |                                                   | A                                                                                                                                                                                        | Crystal or other resonator connector pins for the main<br>clock<br>The external clock can be connected to X0. When this<br>is done, be sure to leave X1 open.  |  |  |  |
| 23                                      | 24       | X1                        |                                                   |                                                                                                                                                                                          | CR oscillation selectability in model with a mask ROM only.                                                                                                    |  |  |  |
| 20                                      | 21       | MOD0                      |                                                   | •                                                                                                                                                                                        | A hysteresis input type                                                                                                                                        |  |  |  |
| 21                                      | 22       | MOD1                      | -                                                 | С                                                                                                                                                                                        | Memory access mode setting pins<br>Connect directly to VSS.                                                                                                    |  |  |  |
| 19                                      | 20       | RST                       |                                                   | D<br>Reset I/O pin<br>This pin is an N-ch open-drain outpu<br>up resistor, and a hysteresis input<br>from this pin by an internal reset req<br>The internal circuit is initialized by th |                                                                                                                                                                |  |  |  |
| 14 to 15                                | 15 to 16 | P00/INT20 to<br>P01/INT21 | Е                                                 | F                                                                                                                                                                                        | General-purpose I/O ports<br>Also serve as an external interrupt 2 input (wake-up<br>function). External interrupt 2 input is hysteresis input.                |  |  |  |
| 25 to 30                                | 26 to 31 | P02/INT22 to<br>P07/INT27 | E F                                               |                                                                                                                                                                                          | General-purpose I/O ports<br>Also serve as an external interrupt 2 input (wake-up<br>function). External interrupt 2 input is hysteresis input.                |  |  |  |
| 31 to 34                                | 32 to 35 | P10/INT10 to<br>P13/INT13 | E F                                               |                                                                                                                                                                                          | General-purpose I/O ports<br>Also serve as input for external interrupt 1 input<br>(wake-up function). External interrupt 1 input is hys-<br>teresis input.    |  |  |  |
| 35 to 38                                | 36 to 39 | P14 to P17                | G                                                 | Н                                                                                                                                                                                        | General-purpose I/O ports                                                                                                                                      |  |  |  |
| 39                                      | 40       | P20/EC                    | J K                                               |                                                                                                                                                                                          | N-ch open-drain general-purpose I/O port<br>Also serve as the external clock input for the 8/16-bit<br>timer/counter.<br>The peripheral is a hysteresis input. |  |  |  |
| 40                                      | 41       | P21                       | L                                                 | М                                                                                                                                                                                        | N-ch open-drain general-purpose I/O port                                                                                                                       |  |  |  |
| 41                                      | 42       | P22/TO                    | L                                                 | М                                                                                                                                                                                        | N-ch open-drain general-purpose I/O port<br>Also serves as an 8/16-bit timer/counter output.                                                                   |  |  |  |
| 42                                      | 43       | P23                       | L                                                 | М                                                                                                                                                                                        | N-ch open-drain general-purpose I/O port                                                                                                                       |  |  |  |
| 43                                      | 44       | P24/RCO                   | L                                                 | м                                                                                                                                                                                        | N-ch open-drain general-purpose I/O port<br>Also serves as Remote control output.                                                                              |  |  |  |
| 44 to 45                                | 45 to 46 | P25 to P26                | L                                                 | М                                                                                                                                                                                        | N-ch open-drain general-purpose I/O port                                                                                                                       |  |  |  |
| 46                                      | 47       | P27/PWM2                  | L                                                 | м                                                                                                                                                                                        | N-ch open-drain general-purpose I/O port<br>Also serves as the square wave or PWM wave output<br>for the 8-bit PWM timer 2.                                    |  |  |  |

\*1: FPT-64P-M03

\*2: FPT-64P-M09

\*3: MQP-64C-P01

(Continued)

### (Continued)

| Pin                                     | no.               |                              | I/O circuit type |                                                                                                                           |                                                                                                                                                                                         |  |  |  |  |  |
|-----------------------------------------|-------------------|------------------------------|------------------|---------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| LQFP <sup>*1</sup><br>QFP <sup>*2</sup> | MQFP*3            | Pin name                     | MB89983          | MB89P985<br>MB89PV980                                                                                                     | Function                                                                                                                                                                                |  |  |  |  |  |
| 16                                      | 17                | P30/PWM1/<br>BZ              |                  | I                                                                                                                         | General-purpose CMOS Output port<br>Also serves as the square wave or PWM wave<br>output for the 8-bit PWM timer 1, or buzzer output                                                    |  |  |  |  |  |
|                                         |                   | P31                          | S                |                                                                                                                           | General-purpose CMOS Input port (Hysteresis input type)                                                                                                                                 |  |  |  |  |  |
| 17                                      | 18                | X0A                          |                  | В                                                                                                                         | Crystal or other resonator connector pins for the<br>subclock<br>(Subclock: 32.768 kHz)<br>The external clock can be connected to X0A.<br>When this is done, Be sure to leave X1A open. |  |  |  |  |  |
|                                         |                   | P32                          |                  | S                                                                                                                         | General-purpose CMOS Input port (Hysteresis input type)                                                                                                                                 |  |  |  |  |  |
| 18                                      | 19                | X1A                          |                  | В                                                                                                                         | Crystal or other resonator connector pins for the<br>subclock<br>(Subclock: 32.768 kHz)<br>The external clock can be connected to X0A.<br>When this is done, Be sure to leave X1A open. |  |  |  |  |  |
| 7 to 10                                 | 8 to 11           | P50/AN0 to<br>P53/AN3        | Р                | P Q N-ch open-drain general-purpose outp<br>Also serve as the analog input<br>converter.                                  |                                                                                                                                                                                         |  |  |  |  |  |
| 57 to 64                                | 58 to 64<br>and 1 | P40/SEG0 to<br>P47/SEG7      | N/O              | N/O T/O T/O N-ch open-drain general-purpose ou<br>(High current type)<br>Also serve as an LCD controller/drive<br>output. |                                                                                                                                                                                         |  |  |  |  |  |
| 1 to 2                                  | 2 to 3            | P60/SEG8<br>to<br>P61/SEG9   | N/O              | T/O                                                                                                                       | N-ch open-drain general-purpose output ports<br>(High-current type)<br>Also serve as an LCD controller/driver segment<br>output.                                                        |  |  |  |  |  |
| 3 to 6                                  | 4 to 7            | P62/SEG10<br>to<br>P65/SEG13 | N/O              | T/O                                                                                                                       | N-ch open-drain general-purpose output ports<br>Also serve as an LCD controller/driver segment<br>output.                                                                               |  |  |  |  |  |
| 54, 55                                  | 55, 56            | P70/COM2,<br>P71/COM3        | N/O              | T/O                                                                                                                       | N-ch open-drain general-purpose output ports<br>Also serve as an LCD controller/driver common<br>output.                                                                                |  |  |  |  |  |
| 52, 53                                  | 53, 54            | COM0,<br>COM1                |                  | 0                                                                                                                         | LCD controller/driver common output                                                                                                                                                     |  |  |  |  |  |

(Continued)

\*1: FPT-64P-M03

\*2: FPT-64P-M09

\*3: MQP-64C-P01

(Continued)

| Pin no.                                  |                    |          | I/O circuit type |                       |                                                                            |
|------------------------------------------|--------------------|----------|------------------|-----------------------|----------------------------------------------------------------------------|
| LQFP <sup>*1</sup><br>QFP2 <sup>*2</sup> | MQFP* <sup>3</sup> | Pin name | MB89983          | MB89P985<br>MB89PV980 | Function                                                                   |
| 47, 48,<br>50, 51                        | 48, 49<br>51, 52   | V0 to V3 | _                | _                     | LCD driving power supply pins.                                             |
| 56                                       | 57                 | Vcc      | _                |                       | Power supply pin                                                           |
| 24, 49                                   | 25, 50             | Vss      | _                |                       | Power supply (GND) pin                                                     |
| 11                                       | 12                 | AVcc     |                  |                       | A/D converter power supply pin                                             |
| 12                                       | 13                 | AVR      |                  |                       | A/D converter reference voltage input pin                                  |
| 13                                       | 14                 | AVss     |                  |                       | A/D converter power supply pin<br>Use this pin at the same voltage as VSS. |

\*1: FPT-64P-M03

\*2: FPT-64P-M09

\*3: MQP-64C-P01

### ■ I/O CIRCUIT TYPE

| Туре | Circuit                                                                 | Remarks                                                                                                                                                                                                                           |
|------|-------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A    | X1<br>N-ch P-ch<br>X0<br>N-ch P-ch<br>N-ch<br>N-ch<br>N-ch<br>N-ch      | <ul> <li>Main clock (main clock crystal oscillator)</li> <li>At an oscillation feedback resistor of approximately 1 MΩ/5.0 V</li> <li>CR oscillation is selectable for MB89983 only</li> </ul>                                    |
| В    | X1A<br>N-ch P-ch<br>X0A<br>P-ch<br>P-ch<br>N-ch<br>N-ch<br>N-ch<br>N-ch | Subclock (subclock crystal<br>oscillator)<br>• At an oscillation feedback<br>resistor of approximately 4.5<br>MΩ/5.0 V                                                                                                            |
| С    |                                                                         | <ul> <li>Hysteresis input</li> <li>At a pull-down resistor (P-ch) of approximately 50 kΩ/5.0 V</li> </ul>                                                                                                                         |
| D    | R<br>P-ch<br>N-ch<br>7/7                                                | <ul> <li>At an output pull-up resistor<br/>(P-ch) of approximately 50<br/>kΩ/5.0 V</li> <li>Hysteresis input</li> </ul>                                                                                                           |
| E    | R<br>P-ch<br>P-ch<br>N-ch<br>N-ch<br>Port<br>Peripheral                 | <ul> <li>CMOS output</li> <li>CMOS input</li> <li>The peripheral is a hysteresis input type.</li> <li>Pull-up resistor is approximately 50 kΩ/5.0 V</li> <li>Pull-up resistor is selected by mask option.</li> </ul>              |
| F    | Pull-up control register                                                | <ul> <li>CMOS output</li> <li>CMOS input</li> <li>The peripheral is a hysteresis input type.</li> <li>Pull-up resistor is approximately 50 kΩ/5.0 V</li> <li>Pull-up resisitor is selected by pull-up control register</li> </ul> |





(Continued)

(Continued)



#### HANDLING DEVICES

#### 1. Preventing Latchup

Latchup may occur on CMOS ICs if voltage higher than V<sub>cc</sub> or lower than V<sub>ss</sub> is applied to input and output pins other than medium- to high-voltage pins or if higher than the voltage which shows on "1. Absolute Maximum Ratings" in section "■ Electrical Characteristics" is applied between V<sub>cc</sub> to V<sub>ss</sub>.

When latchup occurs, power supply current increases rapidly and might thermally damage elements. When using, take great care not to exceed the absolute maximum ratings.

Also, take care to prevent the analog power supply (AVcc and AVR) and analog input from exceeding the digital power supply (Vcc) when the analog system power supply is turned on and off.

#### 2. Treatment of Unused Input Pins

Leaving unused input pins open could cause malfunctions. They should be connected to a pull-up or pull-down resistor.

#### 3. Treatment of Power Supply Pins on Microcontrollers with A/D Converters

Connect to be AVcc = Vcc and AVss = AVR = Vss even if the A/D converters are not in use.

#### 4. Treatment of N.C. Pin

Be sure to leave (internally connected) N.C. pins open.

#### 5. Power Supply Voltage Fluctuations

Although V<sub>CC</sub> power supply voltage is assured to operate within the rated range, a rapid fluctuation of the voltage could cause malfunctions, even if it occurs within the rated range. Stabilizing voltage supplied to the IC is therefore important. As stabilization guidelines, it is recommended to control power so that V<sub>CC</sub> ripple fluctuations (P-P value) will be less than 10% of the standard V<sub>CC</sub> value at the commercial frequency (50 to 60 Hz) and the transient fluctuation rate will be less than 0.1 V/ms at the time of a momentary fluctuation such as when power is switched.

#### 6. Precautions when Using an External Clock

Even when an external clock is used, oscillation stabilization time is required for power-on reset (optional) and wake-up from stop mode.

#### 7. Treatment of two Vss pins

Two Vss pins should be connected together externally.

#### 8. Treatment of input port pins in standby mode

To avoid current leakage, it is recommended to remain a known logic level of input port pins during the standby mode.

### ■ PROGRAMMING TO THE EPROM ON THE MB89P985

The MB89P985 is an OTPROM version of the MB89980 series.

#### 1. Features

- 16-Kbyte PROM on chip
- Equivalency to the MBM27C256A in EPROM mode (when programmed with the EPROM programmer)

#### 2. Memory Space

Memory space in EPROM mode is diagrammed below.



#### 3. Programming to the EPROM

In EPROM mode, the MB89P985 functions equivalent to the MBM27C256A. This allows the PROM to be programmed with a general-purpose EPROM programmer (the electronic signature mode cannot be used) by using the dedicated socket adapter.

#### • Programming procedure

- (1) Set the EPROM programmer to the MBM27C256A.
- (2) Load program data into the EPROM programmer at 4000<sub>H</sub> to 7FFF<sub>H</sub> (note that addresses C000<sub>H</sub> to FFFF<sub>H</sub> while operating as a single chip assign to 4000<sub>H</sub> to 7FFF<sub>H</sub> in EPROM mode).
- (3) Program with the EPROM programmer.

#### ■ HANDLING THE MB89P985

#### 1. Recommended Screening Conditions

High-temperature aging is recommended as the pre-assembly screening procedure.



#### 2. Programming Yield

All bits cannot be programmed at Fujitsu shipping test to a blanked OTPROM microcomputer, due to its nature. For this reason, a programming yield of 100% cannot be assured at all times.

#### 3. EPROM Programmer Socket Adapter

| Package     | Compatible socket adapter |
|-------------|---------------------------|
| FPT-64P-M03 | TBD                       |
| FPT-64P-M09 | TBD                       |

Inquiry: Sun Hayato Co., Ltd.: TEL 81-3-3802-5760

### ■ PROGRAMMING TO THE EPROM WITH PIGGYBACK/EVALUATION DEVICE

#### 1. EPROM for Use

MBM27C256A-20TV

#### 2. Programming Socket Adapter

To program to the PROM using an EPROM programmer, use the socket adapter (manufacturer: Sun Hayato Co., Ltd.) listed below.

| Package            | Adapter socket part number |
|--------------------|----------------------------|
| LCC-32 (Rectangle) | ROM-32LC-28DP-YG           |

Inquiry: Sun Hayato Co., Ltd.: TEL 81-3-3802-5760

#### 3. Memory Space

Memory space in each mode, such as 32-Kbyte PROM, option area is diagrammed below.



#### 4. Programming to the EPROM

- (1) Set the EPROM programmer to the MBM27C256A.
- (2) Load program data into the EPROM programmer at 0000H to 7FFFH.
- (3) Program to 0000 to 7FFF<sub>H</sub> with the EPROM programmer.

### BLOCK DIAGRAM



### CPU CORE

#### 1. Memory Space

The microcontrollers of the MB89980 series offer a memory space of 64 Kbytes for storing all of I/O, data, and program areas. The I/O area is located at the lowest address. The data area is provided immediately above the I/O area. The data area can be divided into register, stack, and direct areas according to the application. The program area is located at exactly the opposite end, that is, near the highest address. Provide the tables of interrupt reset vectors and vector call instructions toward the highest address within the program area. The memory space of the MB89980 series is structured as illustrated below.



#### 2. Registers

The F<sup>2</sup>MC-8L family has two types of registers; dedicated registers in the CPU and general-purpose registers in the memory. The following dedicated registers are provided:

| Program counter (PC):     | A 16-bit register for indicating instruction storage positions                                                                                                        |
|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Accumulator (A):          | A 16-bit temporary register for storing arithmetic operations, etc. When the instruction is an 8-bit data processing instruction, the lower byte is used.             |
| Temporary accumulator (T) | A 16-bit register which performs arithmetic operations with the accumulator<br>When the instruction is an 18-bit data processing instruction, the lower byte is used. |
| Index register (IX):      | A 16-bit register for index modification                                                                                                                              |
| Extra pointer (EP):       | A 16-bit pointer for indicating a memory address                                                                                                                      |
| Stack pointer (SP):       | A 16-bit register for indicating a stack area                                                                                                                         |
| Program status (PS):      | A 16-bit register for storing a register pointer, a condition code                                                                                                    |



The PS can further be divide into higher 8 bits for use as a register bank pointer (RP) and the lower 8 bits for use as a condition code register (CCR). (See the diagram below.)



The RP indicates the address of the register bank currently in use. The relationship between the pointer contents and the actual address is based on the conversion rule illustrated below.

| Rule for Conversion of Act | ual /        | Add          | res          | ses          | of t         | he C         | Gen          | eral         | -pu          | rpos         | se R         | egi          | ster         | Are          | ea           |              |
|----------------------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|
|                            |              |              |              |              |              |              |              |              |              |              | RP           |              | L            | .owei        | r OP         | code         |
|                            | "0"          | "0"          | "0"          | "0"          | "0"          | "0"          | "0"          | "1"          | R4           | R3           | R2           | R1           | R0           | b2           | b1           | b0           |
|                            | $\downarrow$ |
| Generated addresses        | A15          | A14          | A13          | A12          | A11          | A10          | A9           | A8           | A7           | A6           | A5           | A4           | A3           | A2           | A1           | A0           |

The CCR consists of bits indicating the results of arithmetic operations and the contents of transfer data and bits for control of CPU operations at the time of an interrupt.

- H-flag: Set when a carry or a borrow from bit 3 to bit 4 occurs as a result of an arithmetic operation. Cleared otherwise. This flag is for decimal adjustment instructions.
- I-flag: Interrupt is allowed when this flag is set to 1. Interrupt is prohibited when the flag is set to 0. Set to 0 when reset.
- IL1, 0: Indicates the level of the interrupt currently allowed. Processes an interrupt only if its request level is higher than the value indicated by this bit.

| IL1 | IL0 | Interrupt level | High-low           |
|-----|-----|-----------------|--------------------|
| 0   | 0   | 1               | High               |
| 0   | 1   |                 | t                  |
| 1   | 0   | 2               |                    |
| 1   | 1   | 3               | Low = no interrupt |

- N-flag: Set if the MSB is set to 1 as the result of an arithmetic operation. Cleared when the bit is set to 0.
- Z-flag: Set when an arithmetic operation results in 0. Cleared otherwise.
- V-flag: Set if the complement on 2 overflows as a result of an arithmetic operation. Reset if the overflow does not occur.
- C-flag: Set when a carry or a borrow from bit 7 occurs as a result of an arithmetic operation. Cleared otherwise. Set the shift-out value in the case of a shift instruction.

The following general-purpose registers are provided:

General-purpose registers: An 8-bit register for storing data

The general-purpose registers are 8 bits and located in the register banks of the memory. One bank contains eight registers. Up to a total of 16 banks can be used on the MB89983 (RAM  $256 \times 8$  bits). Up to a total of 32 banks can be used on the MB89P985 and MB89PV980 (RAM  $512 \times 8$  bits). The bank currently in use is indicated by the register bank pointer (RP).

Note: The number of register banks that can be used varies with the RAM size.



### ■ I/O MAP

| Address    | Read/write | Register<br>name | Register description                   |
|------------|------------|------------------|----------------------------------------|
| 00H        | R/W        | PDR0             | Port 0 data register                   |
| 01H        | W          | DDR0             | Port 0 data direction register         |
| 02H        | R/W        | PDR1             | Port 1 data register                   |
| 03H        | W          | DDR1             | Port 1 data direction register         |
| 04H        | R/W        | PDR2             | Port 2 data register                   |
| 05H        | W          | DDR2             | Port 2 data direction register         |
| 06H        |            |                  | (Vacancy)                              |
| 07H        | R/W        | SYCC             | System clock control register          |
| 08H        | R/W        | STBC             | Standby control register               |
| 09H        | R/W        | WDTC             | Watchdog timer control register        |
| 0AH        | R/W        | TBTC             | Timebase timer control register        |
| 0BH        | R/W        | WPCR             | Watch prescaler control register       |
| 0CH        | R/W        | PDR3             | Port 3 data register                   |
| 0DH        |            |                  | (Vacancy)                              |
| 0EH        | R/W        | PDR4             | Port 4 data register                   |
| 0FH        | R/W        | PDR5             | Port 5 data register                   |
| 10H        | R/W        | BZCR             | Buzzer register                        |
| 11H        |            |                  | (Vacancy)                              |
| 12H        | R/W        | PDR6             | Port 6 data register                   |
| 13H        | R/W        | PDR7             | Port 7 data register                   |
| 14H        | R/W        | RCR1             | Remote control transmission register 1 |
| 15H        | R/W        | RCR2             | Remote control transmission register 2 |
| 16H to 17H |            |                  | (Vacancy)                              |
| 18H        | R/W        | T2CR             | Timer 2 control register               |
| 19H        | R/W        | T1CR             | Timer 1 control register               |
| 1AH        | R/W        | T2DR             | Timer 2 data register                  |
| 1BH        | R/W        | T1DR             | Timer 1 data register                  |
| 1CH - 1DH  |            |                  | (Vacancy)                              |
| 1EH        | R/W        | CNTR1            | PWM 1 control register                 |
| 1FH        | W          | COMR1            | PWM 1 compare register                 |
| 20H        | R/W        | CNTR2            | PWM 2 control register                 |
| 21H        | W          | COMR2            | PWM 2 compare register                 |
| 22H to 2CH |            | (Vacancy)        |                                        |
| 2DH        | R/W        | ADC1             | A/D control register 1                 |
| 2EH        | R/W        | ADC2             | A/D control register 2                 |
| 2FH        | R/W        | ADCD             | A/D data register                      |
| 30H        | R/W        | EIE1             | External interrupt 1 control register  |
| 31H        | R/W        | EIF1             | External interrupt 1 flag register     |

(Continued)

| Address    | Read/write           | Register<br>name | Register description                                 |  |  |  |
|------------|----------------------|------------------|------------------------------------------------------|--|--|--|
| 32H        | R/W                  | EIE2             | External interrupt 2 control register                |  |  |  |
| 33H        | R/W                  | EIF2             | External interrupt 2 flag register                   |  |  |  |
| 34H to 3FH |                      |                  | (Vacancy)                                            |  |  |  |
| 40H        | R/W                  | PURR0            | Pull-up control register 0 (For MB89P985/PV980 only) |  |  |  |
| 41H        | R/W                  | PURR1            | Pull-up control register 1 (For MB89P985/PV980 only) |  |  |  |
| 42H        | R/W                  | PURR5            | Pull-up control register 5 (For MB89P985/PV980 only) |  |  |  |
| 43H to 5FH |                      | I                | (Vacancy)                                            |  |  |  |
| 60H to 66H | R/W                  | VRAM Display RAM |                                                      |  |  |  |
| 67H to 71H |                      |                  | (Vacancy)                                            |  |  |  |
| 72H        | R/W                  | LCR1             | LCD control register 1                               |  |  |  |
| 73H        | R/W                  | LCR2             | LCD control register 2 (For MB89P985/PV980 only)     |  |  |  |
| 74H to 7BH |                      |                  | (Vacancy)                                            |  |  |  |
| 7CH        | W                    | ILR1             | Interrupt level setting register 1                   |  |  |  |
| 7DH        | W                    | ILR2             | Interrupt level setting register 2                   |  |  |  |
| 7EH        | W                    | ILR3             | Interrupt level setting register 3                   |  |  |  |
| 7FH        | Access<br>prohibited | ITR              | Interrupt test register                              |  |  |  |

Notes: Do not use vacancies.

# Notes: Read/write access symbols : R/W : Readable and writable

- R : Read-only
- W : Write-only

### ■ ELECTRICAL CHARACTERISTICS

### 1. Absolute Maximum Ratings

(AVss = Vss = 0.0 V)

| Devementar                             | Symbol          | Va        | lue       | l Init | Remarks                                                                                                                                        |  |  |
|----------------------------------------|-----------------|-----------|-----------|--------|------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Parameter                              | Symbol          | Min.      | Max.      | Unit   | i i i i i i i i i i i i i i i i i i i                                                                                                          |  |  |
|                                        | Vcc             | Vss-0.3   | Vss + 7.0 | V      |                                                                                                                                                |  |  |
| Power supply voltage                   | AVcc            | Vss-0.3   | Vss + 7.0 | V      | AVcc must not exceed Vcc + 0.3 V.                                                                                                              |  |  |
|                                        | AVR             | Vss-0.3   | Vss + 7.0 | V      | AVR must not exceed AVcc + 0.3 V.                                                                                                              |  |  |
| LCD power supply voltage               | V0 to V3        | Vss-0.3   | Vss + 7.0 | V      | V0 to V3 must not exceed Vcc.                                                                                                                  |  |  |
| Input voltage                          | VI1             | Vss-0.3   | Vcc + 0.3 | V      | V <sub>I1</sub> must not exceed V <sub>SS</sub> + 7.0 V.<br>All pins except P20 to P27 without<br>a pull-up resistor                           |  |  |
|                                        | V <sub>12</sub> | Vss-0.3   | Vss + 7.0 | V      | P20 to P27 without a pull-up resistor                                                                                                          |  |  |
| Output voltage                         | V <sub>01</sub> | Vss – 0.3 | Vcc + 0.3 | V      | $V_{01}$ must not exceed $V_{SS}$ + 7.0 V.<br>All pins except P20 to P27, P40 to<br>P47, P60 to P65, P70 and P71<br>without a pull-up resistor |  |  |
|                                        | V <sub>02</sub> | Vss-0.3   | Vss + 7.0 | V      | P20 to P27, P40 to P47, P60 to P65, P70 and P71 without a pull-up resistor                                                                     |  |  |
| "L" level maximum output current       | IOL1            |           | 10        | mA     | All pins except P21, P26, P27,<br>P40 to P47, P60 and P61                                                                                      |  |  |
|                                        | IOL2            |           | 20        | mA     | P21, P26, P27, P40 to P47, P60<br>and P61                                                                                                      |  |  |
| "L" level average output current       | Iolav1          |           | 4         | mA     | All pins except P21, P26, P27,<br>P40 to P47, P60, P61 and power<br>supply pins<br>Average value (operating current ×<br>operating rate)       |  |  |
|                                        | Iolav2          |           | 8         | mA     | P21, P26, P27, P40 to P47, P60 and P61 Average value (operating current $\times$ operating rate)                                               |  |  |
| "L" level total maximum output current | Σlol            |           | 100       | mA     | Peak value                                                                                                                                     |  |  |
| "L" level total average output current | $\sum$ Iolav    |           | 40        | mA     | Average value (operating current $\times$ operating rate)                                                                                      |  |  |
| "H" level maximum output current       | Іон1            |           | -5        | mA     | All pins except P30 and power supply pins                                                                                                      |  |  |
|                                        | Іон2            |           | -10       | mA     | P30                                                                                                                                            |  |  |

(Continued)

#### (Continued)

(AVss = Vss = 0.0 V)

| Parameter                              | Symbol | Value |      | Unit | Remarks                                                                                               |  |
|----------------------------------------|--------|-------|------|------|-------------------------------------------------------------------------------------------------------|--|
| Farameter                              | Symbol | Min.  | Max. | Unit | Neillai KS                                                                                            |  |
| "H" level average output current       | Іонаv1 | _     | -2   | mA   | All pins except P30 and power<br>supply pins<br>Average value (operating current ×<br>operating rate) |  |
|                                        | Іонаv2 | _     | -4   | mA   | P30<br>Average value (operating current $\times$ operating rate)                                      |  |
| "H" level total maximum output current | ∑Іон   | _     | -50  | mA   | Peak value                                                                                            |  |
| "H" level total average output current | ΣΙοήαν | —     | -10  | mA   | Average value (operating current $\times$ operating rate)                                             |  |
| Power consumption                      | PD     | _     | 300  | mW   |                                                                                                       |  |
| Operating temperature                  | TA     | -40   | +85  | °C   |                                                                                                       |  |
| Storage temperature                    | Tstg   | -55   | +150 | °C   |                                                                                                       |  |

Precautions: Parmanent device damage may occur if the above "Absolute Maximum Ratings" are exceeded. Functional operation should be restricted to the conditions as detailed in the operational sections of this data sheet. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### 2. Recommended Operating Conditions

(AVss = Vss = 0.0 V)

| Parameter                | Symbol      | Value             |                   | Unit | Remarks                                                                                                |
|--------------------------|-------------|-------------------|-------------------|------|--------------------------------------------------------------------------------------------------------|
| Parameter                | Symbol      | Min.              | Max.              | Unit | Remarks                                                                                                |
|                          |             | 2.2 <sup>*1</sup> | 6.0 <sup>*1</sup> | V    | Normal operation assurance range*1                                                                     |
| Power supply veltage     | Vcc<br>AVcc | 2.2 <sup>*1</sup> | 4.0               | V    | Dual-clock mask ROM products                                                                           |
| Power supply voltage     |             | 1.5               | 6.0               | V    | Retains the RAM state in stop mode                                                                     |
|                          | AVR         | 2.0               | AVcc              | V    | Normal operation assurance range                                                                       |
| LCD power supply voltage | V0 to V3    | Vss               | Vcc               | V    | V0 to V3 pins<br>LCD power supply range<br>(The optimum value dependent on the<br>LCD element in use.) |
| Operating temperature    | TA          | -40               | +85               | °C   |                                                                                                        |

\*1: The minimum operating power supply voltage varies with the execution time (instruction cycle time) setting for the operating frequency.

A/D converter assurance accuracy varies with the operating power supply voltage.



Figure 1 Operating Voltage vs. Main Clock Operating Frequency

Figures 1 indicate the operating frequency of the external oscillator at an instruction cycle of 4/FcH.

Since the operating voltage range is dependent on the instruction cycle, see minimum execution time if the operating speed is switched using a gear.

Warning: Recommended operating conditions are normal operating ranges for the semiconductor device. All the device's electrical characteristics are warranted when operated within these ranges.

Always use semiconductor devices within the recommended operating conditions. Operation outside these ranges may adversely reliability and could result in device failure.

No warranty is made with respect to uses, operating condition, or combination not represented on the datasheet. Users considering application outside the listed conditions are advised to contact their FUJITSU representative beforehand.

### 2. DC Characteristics

### (1) Pin DC characteristics ( $V_{CC} = +5.0 V$ )

|                                                           |                  |                                                              |                   |          | (Vs  | s = 0.0 V, | $T_A = -4$ | 40°C to +85°C)                                                                 |
|-----------------------------------------------------------|------------------|--------------------------------------------------------------|-------------------|----------|------|------------|------------|--------------------------------------------------------------------------------|
| Parameter                                                 | Symbol           | Pin                                                          | Condition         |          |      | Unit       | Remarks    |                                                                                |
| Falailletei                                               | Symbol           | 1 111                                                        | Condition         | Min.     | Тур. | Max.       |            | Remarks                                                                        |
|                                                           | VIH              | P00 to P07,<br>P10 to P17,<br>P20 to P27                     |                   | 0.7 Vcc  |      | Vcc + 0.3  | V          |                                                                                |
| "H" level input voltage                                   | VIHS             | RST,<br>MOD0, MOD1, EC,<br>INT10 to INT13,<br>INT20 to INT27 |                   | 0.8 Vcc  | _    | Vcc + 0.3  | V          |                                                                                |
| "L" level input voltage                                   | VIL              | P00 to P07,<br>P10 to P17,<br>P20 to P27                     |                   | Vss- 0.3 | _    | 0.3 Vcc    | V          |                                                                                |
|                                                           | Vils             | RST,<br>MOD0, MOD1, EC,<br>INT10 to INT13,<br>INT20 to INT27 |                   | Vss-0.3  |      | 0.2 Vcc    | V          |                                                                                |
| Open-drain output<br>pin application<br>voltage           | V <sub>D1</sub>  | P20 to P27<br>P40 to P47,<br>P60 to P65                      | -                 | Vss-0.3  | _    | Vss + 6.0  | V          | P20 to P27, P40<br>to P47, and P60 to<br>P65 without pull-<br>up resistor only |
|                                                           | V <sub>D2</sub>  | P50 to P53                                                   |                   | Vss-0.3  | _    | Vcc + 0.3  | V          |                                                                                |
| "H" level output                                          | Vон1             | P00 to P07,<br>P10 to P17                                    | Іон = -2.0 mA     | 2.4      |      |            | V          |                                                                                |
| voltage                                                   | <b>V</b> он2     | P30                                                          | Іон = -6.0 mA     | 4.0      |      |            | V          |                                                                                |
|                                                           | V <sub>OL1</sub> | P00 to P07,<br>P10 to P17,<br>P30                            | IoL = 1.8 mA      | _        | _    | 0.4        | V          |                                                                                |
| "L" level output<br>voltage                               | Vol2             | P20, P22 to P25,<br>P50 to P53,<br>P62 to P65,<br>P70 to P71 | IoL = 4.0 mA      | _        | _    | 0.4        | V          |                                                                                |
|                                                           | Vol3             | P21, P26, P27,<br>P40 to P47,<br>P60, P61                    | Iol = 8.0 mA      | _        | _    | 0.4        | V          |                                                                                |
|                                                           | Vol4             | RST                                                          | IoL = 4.0 mA      |          |      | 0.4        | V          |                                                                                |
| Input leakage current<br>(Hi-z output leakage<br>current) | lu               | P00 to P07,<br>P10 to P17,<br>MOD0, MOD1, P30                | 0.45 V < VI < Vcc |          |      | ±5         | μΑ         | Without pull-up<br>resistor                                                    |

(Continued)

#### (Continued)

| $(V_{SS} = 0.0 \text{ V}, \text{ T}_{A} = -40^{\circ}\text{C to } +85^{\circ}\text{C})$ |        |                                                                                               |                       |       |      |      |      |                             |
|-----------------------------------------------------------------------------------------|--------|-----------------------------------------------------------------------------------------------|-----------------------|-------|------|------|------|-----------------------------|
| Parameter                                                                               | Symbol | Pin                                                                                           | Condition             | Value |      |      | Unit | Remarks                     |
| Falanetei                                                                               | Symbol | FIII                                                                                          | Condition             | Min.  | Тур. | Max. | UIII | Rellidiks                   |
| Open-drain output<br>leakage current                                                    | Ilo1   | P20 to P27,<br>P40 to P47,<br>P60 to P65,<br>P70, P71                                         | 0.45 V < VI < 6.0 V   | _     | _    | ±5   | μΑ   | Without pull-up<br>resistor |
|                                                                                         | ILO2   | P50 to P53                                                                                    | 0.45 V < Vı < Vcc     | _     | _    | ±5   | μA   | Without pull-up resistor    |
| Pull-up resistance                                                                      | Rpull  | P00 to P07,<br>P10 to P17,<br>P20 to P27,<br>P40 to P47,<br>P50 to P53,<br>P60 to P65,<br>RST | VI = 0.0 V            | 25    | 50   | 100  | kΩ   | With pull-up<br>resistor    |
| Common output<br>impedance                                                              | Rvсом  | COM0 to COM3                                                                                  | - V1 to V3 = +5.0 V   | -     | _    | 2.5  | kΩ   |                             |
| Segment output<br>impedance                                                             | Rvseg  | SEG0 to SEG13                                                                                 | - V I to V 5 = +5.0 V | _     | _    | 15   | kΩ   |                             |
| LCD divided resistance                                                                  | RLCD   | _                                                                                             | Between Vcc and V0    | 300   | 500  | 750  | kΩ   |                             |
| LCD controller/driver leakage current                                                   | Ilcdl  | V0 to V3,<br>COM0 to COM3,<br>SEG0 to SEG13                                                   | _                     | _     | _    | ±1   | μΑ   |                             |
| Input capacitance                                                                       | Cin    | Other than<br>Vcc, Vss                                                                        | f = 1 MHz             | _     | 10   | _    | pF   |                             |

Note: For pins which serve as the segment (SEG0 to SEG13) and ports (P40 to P47, P50 to P53, and P60 to P65), see the port parameter when these pins are used as ports and the segment parameter when they are used as segments.

| 28 |  |
|----|--|

| (2) | Pin DC | Characteristics | (Vcc = +3.0 V) |
|-----|--------|-----------------|----------------|
|-----|--------|-----------------|----------------|

| (Vcc = 3.0) | V, Vss = 0.0 | /, T <sub>A</sub> = −40°0 | C to +85°C) |
|-------------|--------------|---------------------------|-------------|
|-------------|--------------|---------------------------|-------------|

| Daramatar                   | Symbol       | Pin                                                                                                         | Condition     | Value |      |      | – Unit | Remarks                  |
|-----------------------------|--------------|-------------------------------------------------------------------------------------------------------------|---------------|-------|------|------|--------|--------------------------|
| Parameter                   | Symbol       | FIII                                                                                                        | Condition     | Min.  | Тур. | Max. | UIII   | Rellidiks                |
| "H" level output            | Voh1         | P00 to P07,<br>P10 to P17                                                                                   | Іон = –1.0 mA | 2.4   | _    | —    | V      |                          |
| voltage                     | <b>V</b> он2 | P30                                                                                                         | Іон = -3.0 mA | 2.4   | _    | _    | V      |                          |
| "L" level output<br>voltage | Vol1         | P00 to P07,<br>P10 to P17,<br>P20 to P27,<br>P30,<br>P50 to P53,<br>P62 to P65,<br>P70 to P71               | IoL = 1.8 mA  | _     | _    | 0.4  | V      |                          |
|                             | Vol2         | RST                                                                                                         | lo∟ = 1.8 mA  | —     | —    | 0.4  | V      |                          |
|                             | Vol3         | P21, P26, P27<br>P40 to P47,<br>P60, P61                                                                    | Iol = 3.6 mA  | _     | _    | 0.4  | v      |                          |
| Pull-up resistance          | Rpull        | P00 to P07,<br>P10 to P17,<br>P20 to P27,<br>P40 to P47,<br>P50 to P53,<br>P60 to P65,<br>P70 to P71<br>RST | Vı = 0.0 V    | 50    | 100  | 150  | kΩ     | With pull-up<br>resistor |

| (3)  | Power Supply Current | Characteristics   | (MB80083)   |   |
|------|----------------------|-------------------|-------------|---|
| ູເວງ | Fower Supply Current | . Characteristics | (111009903) | 1 |

| Parameter                          | Sumbol | Din  | Pin Condition                                                                                                                                                                                |                                                                                                                                                                            |      |      | Unit | Remarks                                |  |
|------------------------------------|--------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|----------------------------------------|--|
| Parameter                          | Symbol | PIN  | Condition                                                                                                                                                                                    |                                                                                                                                                                            | Тур. | Max. | Unit | Remarks                                |  |
|                                    | Icc1   | Vcc  | $F_{CH} = 4.2 \text{ MHz}, V_{CC} = 5.0 \text{ V}$<br>$t_{inst^2} = 4/F_{CH}$<br>Main clock operation mode                                                                                   | _                                                                                                                                                                          | 5.0  | 10.0 | mA   |                                        |  |
|                                    | Icc2   |      |                                                                                                                                                                                              | $\label{eq:Fch} \begin{array}{l} F_{CH} = 4.2 \mbox{ MHz}, \mbox{ V}_{CC} = 3.0 \mbox{ V} \\ t_{inst}{}^{*2} = 64/F_{CH} \\ \mbox{ Main clock operation mode} \end{array}$ | _    | 1.5  | 2.0  | mA                                     |  |
|                                    | Iccl   |      | $\label{eq:Fcl} \begin{array}{l} F_{\text{CL}} = 32.768 \text{ kHz}, \text{ Vcc} = 3.0 \text{ V} \\ t_{\text{inst}}^{2} = 2/F_{\text{CL}} \\ \text{Subclock operation mode} \end{array}$     | _                                                                                                                                                                          | 0.05 | 0.1  | mA   |                                        |  |
|                                    | Iccs1  |      | $F_{CH} = 4.2 \text{ MHz}, V_{CC} = 5.0 \text{ V}$<br>$t_{inst^2} = 4/F_{CH}$<br>Main clock sleep mode                                                                                       | _                                                                                                                                                                          | 2.5  | 5.0  | mA   | MB89983                                |  |
| Power supply current <sup>*1</sup> | Iccs2  |      | $\label{eq:Fch} \begin{array}{l} F_{CH} = 4.2 \mbox{ MHz}, \mbox{ V}_{CC} = 3.0 \mbox{ V} \\ t_{inst^{^2}} = 64/F_{CH} \\ \mbox{ Main clock sleep mode} \end{array}$                         | _                                                                                                                                                                          | 1.0  | 1.5  | mA   |                                        |  |
|                                    | Iccs∟  |      | $\label{eq:Fcl} \begin{array}{l} F_{\text{CL}} = 32.768 \text{ kHz}, \text{ V}_{\text{CC}} = 3.0 \text{ V} \\ t_{\text{Inst}^2} = 2/F_{\text{CL}} \\ \text{Subclock sleep mode} \end{array}$ | _                                                                                                                                                                          | 25   | 50   | μA   |                                        |  |
|                                    | Ісст   |      | $F_{CL}$ = 32.768 kHz, $V_{CC}$ = 3.0 V<br>Watch mode                                                                                                                                        | _                                                                                                                                                                          | 10   | 15   | μA   |                                        |  |
|                                    | Іссн   |      | $T_A$ = +25×C, V <sub>CC</sub> = 5.0 V<br>Stop mode                                                                                                                                          | _                                                                                                                                                                          | 0.1  | 1.0  | μA   | 1                                      |  |
|                                    | la     | AVcc | Fсн = 4.2 MHz, Vcc = 5.0 V                                                                                                                                                                   | _                                                                                                                                                                          | 1.0  | 3.0  | mA   | When A/D<br>conversion is<br>activated |  |

\*1: The power supply current is measured at the external clock, open output pins, and the external LCD dividing resistor (or external input for the reference voltage).

\*2: For information on tinst, see "(4) Instruction Cycle" in "4. AC Characteristics."

#### 4. AC Characteristics

#### (1) Reset Timing

| $(V_{CC} = +5.0 \text{ V} \pm 10 \text{ \%}, \text{ Vss} = 0.0 \text{ V}, \text{ T}_{A} = -40^{\circ}\text{C} \text{ to } +85^{\circ}\text{C}$ |        |           |          |      |      |         |  |  |  |
|------------------------------------------------------------------------------------------------------------------------------------------------|--------|-----------|----------|------|------|---------|--|--|--|
| Parameter                                                                                                                                      | Symbol | Condition | Value    |      | Unit | Remarks |  |  |  |
| Falameter                                                                                                                                      | Symbol | Condition | Min.     | Max. | Onit | Remarks |  |  |  |
| RST "L" pulse width                                                                                                                            | tzlzh  |           | 48 txcyl | _    | ns   |         |  |  |  |
| RST "H" pulse width                                                                                                                            | tzhzl  |           | 24 txcyl | _    | ns   |         |  |  |  |



#### (2) Power-on Reset

 $(V_{SS} = 0.0 \text{ V}, \text{ } \text{T}_{A} = -40^{\circ}\text{C} \text{ to } +85^{\circ}\text{C})$ 

| Parameter                 | Symbol | Condition | Va   | lue  | Unit | Remarks                         |  |
|---------------------------|--------|-----------|------|------|------|---------------------------------|--|
| Falameter                 | Symbol | Condition | Min. | Max. | Unit |                                 |  |
| Power supply rising time  | tR     | _         | —    | 50   | ms   | Power-on reset<br>function only |  |
| Power supply cut-off time | toff   | _         | 1    | _    | ms   | Due to repeated operations      |  |

Note: Make sure that power supply rises within the selected oscillation stabilization time. If power supply voltage needs to be varied in the course of operation, a smooth voltage rise is recommended.



### (3) Clock Timing

|                                 | 1             | 1        | 1     |        | ( •  | 33 - 0.0 | V, $I_A = -40^{\circ}C$ to $+85^{\circ}C$ |  |
|---------------------------------|---------------|----------|-------|--------|------|----------|-------------------------------------------|--|
| Parameter                       | Symbol        | Pin      | Value |        |      | Unit     | Remarks                                   |  |
| Farameter                       | Symbol        |          | Min.  | Тур.   | Max. | Unit     | i cillar K5                               |  |
| Clock frequency                 | Fсн           | X0, X1   | 1     | _      | 4.2  | MHz      | Main clock                                |  |
| Clock nequency                  | Fc∟           | X0A, X1A |       | 32.768 | _    | kHz      | Subclock                                  |  |
| Clock cycle time                | <b>t</b> HCYL | X0, X1   | 238   | —      | 1000 | ns       | Main clock                                |  |
|                                 | <b>t</b> LCYL | X0A, X1A | _     | 30.5   | —    | μs       | Subclock                                  |  |
| Input clock pulse width         | Рwн<br>Pwl    | X0       | 20    |        | _    | ns       | External clock                            |  |
| Input clock rising/falling time | tcr<br>tc⊧    | X0       |       |        | 24   | ns       |                                           |  |



 $(V_{SS} = 0.0 \text{ V}, \text{ } \text{T}_{A} = -40^{\circ}\text{C to } +85^{\circ}\text{C})$ 



#### (4) Instruction Cycle

 $(V_{SS} = 0.0 \text{ V}, \text{ } \text{T}_{\text{A}} = -40^{\circ}\text{C to } +85^{\circ}\text{C})$ 

| Parameter                                     | Symbol | Value (typical)                 | Unit | Remarks                                       |
|-----------------------------------------------|--------|---------------------------------|------|-----------------------------------------------|
| Instruction cycle<br>(minimum execution time) | tinst  | 4/Fсн, 8/Fсн, 16/Fсн,<br>64/Fсн | μs   | (4/FcH) tinst = 1.0 $\mu$ s at FcH = 4 MHz    |
|                                               |        | 2/Fcl                           | μs   | t <sub>inst</sub> = 62 μs at FcL = 32.768 kHz |

### (5) Peripheral Input Timing

| $(V_{CC} = +5.0 \text{ V} \pm 10\%, \text{ AVss} = \text{Vss} = 0.0 \text{ V}, \text{ T}_{A} = -40^{\circ}\text{C} \text{ to}$ |                       |                    |          |      |      |            |  |  |  |
|--------------------------------------------------------------------------------------------------------------------------------|-----------------------|--------------------|----------|------|------|------------|--|--|--|
| Parameter                                                                                                                      | Symbol                | Pin                | Value    |      | Unit | Remarks    |  |  |  |
| Farameter                                                                                                                      | Symbol                | FIII               | Min.     | Max. | Unit | Neillai NS |  |  |  |
| Peripheral input "H" pulse width 1                                                                                             | tilih1                | INT10 to INT13, EC |          |      | μs   |            |  |  |  |
| Peripheral input "L" pulse width 1                                                                                             | tıнı∟1                |                    |          |      | μs   |            |  |  |  |
| Peripheral input "H" pulse width 2                                                                                             | tILIH2 INT20 to INT27 |                    | 2 tinst* | _    | μs   |            |  |  |  |
| Peripheral input "L" pulse width 2                                                                                             | tihil2                |                    | 2 tinst* | —    | μs   |            |  |  |  |

\* : For information on tinst, see "(4) Instruction Cycle."



#### 5. A/D Converter Electrical Characteristics

| Parameter                           | Symbol     | Pin  | Condition                                              |                | Unit           | Remarks        |      |           |
|-------------------------------------|------------|------|--------------------------------------------------------|----------------|----------------|----------------|------|-----------|
| Palameter                           | Symbol     | PIII | Condition                                              | Min.           | Тур.           | Max.           | Unit | Rellidiks |
| Resolution                          |            |      | _                                                      | —              | —              | 8              | bit  |           |
| Total error                         |            |      |                                                        | _              | _              | ±1.5           | LSB  |           |
| Linearity error                     |            |      |                                                        | _              | _              | ±1.0           | LSB  |           |
| Differential linearity error        |            |      |                                                        | _              | —              | ±0.9           | LSB  |           |
| Zero transition voltage             | Vот        |      |                                                        | AVss – 1.0 LSB | AVss + 0.5 LSB | AVss + 2.0 LSB | mV   |           |
| Full-scale transition voltage       | Vfst       |      |                                                        | AVR – 3.0 LSB  | AVR – 1.5 LSB  | AVR            | mV   |           |
| Interchannel disparity              |            |      |                                                        | _              | _              | 0.5            | LSB  |           |
| A/D mode conversion time            |            |      |                                                        | _              | 44 tinst       | _              | ms   |           |
| Sense mode conversion<br>time       |            |      |                                                        | _              | 12 tinst       | _              | ms   |           |
| Analog port input current           | IAI ANO to |      | _                                                      | _              | 10             | μA             |      |           |
| Analog input voltage                | _          | AN3  |                                                        | 0.0            | _              | AVR            | V    |           |
| Reference voltage                   | _          |      |                                                        | 2.0            | —              | AVcc           | V    |           |
| Reference voltage supply<br>current | IR         | AVR  | AVR = 5.0 V,<br>when A/D<br>conversion is<br>activated | _              | 100            | _              | μΑ   |           |
|                                     | Irh        |      | AVR = 5.0 V,<br>when A/D<br>conversion is<br>stopped   | _              | _              | 1              | μΑ   |           |

#### (1) A/D Glossary

Resolution

Analog changes that are identifiable with the A/D converter. When the number of bits is 8, analog voltage can be divided into  $2^8$ =256.

• Linearity error (unit: LSB) The deviation of the straight line connecting the zero transition point ("0000 0000" ↔ "0000 0001") with the full-scale transition point ("1111 1111" ↔ "1111 1110") from actual conversion characteristics

• Differential linearity error (unit: LSB) The deviation of input voltage needed to change the output code by 1 LSB from the theoretical value

• Total error (unit: LSB) The difference between theoretical and actual conversion values



#### (2) Precautions

#### · Input impedance of analog input pins

The A/D converter contains a sample hold circuit as illustrated below to fetch analog input voltage into the sample hold capacitor for eight instruction cycles after activating A/D conversion.

For this reason, if the output impedance of the external circuit for the analog input is high, analog input voltage might not stabilize within the analog input sampling period. Therefore, it is recommended to keep the output impedance of the external circuit low (below 10 k $\Omega$ ).

Note that if the impedance cannot be kept low, it is recommended to connect an external capacitor of about 0.1  $\mu$ F for the analog input pin.



#### • Error

The smaller the |AVR - AVss|, the greater the error would become relatively.

### ■ EXAMPLE CHARACTERISTICS

### 1. "L" Level Output Voltage



### 2. "H" Level Output Voltage







### 3. "H" Level Input Voltage/"L" level Input Voltage

4. Power Supply Current (External Clock)









<sup>(</sup>Continued)

### 5. Pull-up Resistance



### ■ INSTRUCTIONS

Execution instructions can be divided into the following four groups:

- Transfer
- Arithmetic operation
- Branch
- Others

Table 1 lists symbols used for notation for instructions.

| Table 1 | Instruction Symbols |
|---------|---------------------|
|---------|---------------------|

| Symbol | Meaning                                                                                               |
|--------|-------------------------------------------------------------------------------------------------------|
| dir    | Direct address (8 bits)                                                                               |
| off    | Offset (8 bits)                                                                                       |
| ext    | Extended address (16 bits)                                                                            |
| #vct   | Vector table number (3 bits)                                                                          |
| #d8    | Immediate data (8 bits)                                                                               |
| #d16   | Immediate data (16 bits)                                                                              |
| dir: b | Bit direct address (8:3 bits)                                                                         |
| rel    | Branch relative address (8 bits)                                                                      |
| @      | Register indirect (Example: @A, @IX, @EP)                                                             |
| A      | Accumulator A (Whether its length is 8 or 16 bits is determined by the instruction in use.)           |
| AH     | Upper 8 bits of accumulator A (8 bits)                                                                |
| AL     | Lower 8 bits of accumulator A (8 bits)                                                                |
| Т      | Temporary accumulator T (Whether its length is 8 or 16 bits is determined by the instruction in use.) |
| ТН     | Upper 8 bits of temporary accumulator T (8 bits)                                                      |
| TL     | Lower 8 bits of temporary accumulator T (8 bits)                                                      |
| IX     | Index register IX (16 bits)                                                                           |

### (Continued)

| Symbol  | Meaning                                                                                                                                                     |
|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|
| EP      | Extra pointer EP (16 bits)                                                                                                                                  |
| PC      | Program counter PC (16 bits)                                                                                                                                |
| SP      | Stack pointer SP (16 bits)                                                                                                                                  |
| PS      | Program status PS (16 bits)                                                                                                                                 |
| dr      | Accumulator A or index register IX (16 bits)                                                                                                                |
| CCR     | Condition code register CCR (8 bits)                                                                                                                        |
| RP      | Register bank pointer RP (5 bits)                                                                                                                           |
| Ri      | General-purpose register Ri (8 bits, i = 0 to 7)                                                                                                            |
| ×       | Indicates that the very $\times$ is the immediate data.<br>(Whether its length is 8 or 16 bits is determined by the instruction in use.)                    |
| (×)     | Indicates that the contents of $\times$ is the target of accessing.<br>(Whether its length is 8 or 16 bits is determined by the instruction in use.)        |
| (( × )) | The address indicated by the contents of $\times$ is the target of accessing. (Whether its length is 8 or 16 bits is determined by the instruction in use.) |

Columns indicate the following:

| Mnemonic:   | Assembler notation of an instruction                                                                                                                                                                                                         |
|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ~:          | Number of instructions                                                                                                                                                                                                                       |
| #:          | Number of bytes                                                                                                                                                                                                                              |
| Operation:  | Operation of an instruction                                                                                                                                                                                                                  |
| TL, TH, AH: | A content change when each of the TL, TH, and AH instructions is executed. Symbols in the column indicate the following:                                                                                                                     |
|             | <ul> <li>"-" indicates no change.</li> <li>dH is the 8 upper bits of operation description data.</li> <li>AL and AH must become the contents of AL and AH immediately before the instruction is executed.</li> <li>00 becomes 00.</li> </ul> |
| N, Z, V, C: | An instruction of which the corresponding flag will change. If + is written in this column, the relevant instruction will change its corresponding flag.                                                                                     |
| OP code:    | Code of an instruction. If an instruction is more than one code, it is written according to the following rule:                                                                                                                              |
|             | Example: 48 to $4F \leftarrow$ This indicates 48, 49, 4F.                                                                                                                                                                                    |

| Mnemonic                 | ~      | #      | Operation                                                                               | TL      | TH      | AH       | NZVC | OP code  |
|--------------------------|--------|--------|-----------------------------------------------------------------------------------------|---------|---------|----------|------|----------|
| MOV dir,A                | 3      | 2      | $(dir) \leftarrow (A)$                                                                  | I       | _       | -        |      | 45       |
| MOV @IX +off,A           | 4      | 2      | $((IX) + off) \leftarrow (A)$                                                           | _       | —       | -        |      | 46       |
| MOV ext,A                | 4      | 3      | $(ext) \leftarrow (A)$                                                                  | _       | _       | -        |      | 61       |
| MOV @EP,A                | 3      | 1      | ( (EP) ) ← (A)                                                                          | _       | _       | _        |      | 47       |
| MOV Ri,A                 | 3      | 1      | $(\dot{R}i) \leftarrow (A)$                                                             | _       | _       | _        |      | 48 to 4F |
| MOV A,#d8                | 2      | 2      | $(A) \rightarrow (A)$                                                                   | AL      | _       | _        | ++   | 04       |
| MOV A,dir                | 3      | 2      | $(A) \leftarrow (dir)$                                                                  | AL      | _       | _        | ++   | 05       |
| MOV A,@IX +off           | 4      | 2      | $(A) \leftarrow (IX) + off)$                                                            | AL      | _       | _        | ++   | 06       |
| MOV A,ext                | 4      | 3      | $(A) \leftarrow (ext)$                                                                  | AL      | _       | _        | ++   | 60       |
| MOV A,@A                 | 3      | 1      | $(A) \leftarrow (A)$                                                                    | AL      | _       | _        | ++   | 92       |
| MOV A,@EP                | 3      | 1      | $(A) \leftarrow ((EP))$                                                                 | AL      | _       | _        | ++   | 07       |
| MOV A,Ri                 | 3      | 1      | $(A) \leftarrow (Ri)$                                                                   | AL      | _       | _        | ++   | 08 to 0F |
| MOV dir,#d8              | 4      | 3      | $(dir) \leftarrow d8$                                                                   | _       | _       | _        |      | 85       |
| MOV @IX +off,#d8         | 5      | 3      | $((IX) + off) \leftarrow d8$                                                            | _       | _       | _        |      | 86       |
| MOV @EP,#d8              | 4      | 2      | $((EP)) \leftarrow d8$                                                                  | _       | _       | _        |      | 87       |
| MOV Ri,#d8               | 4      | 2      | $(Ri) \leftarrow d8$                                                                    | _       | _       | _        |      | 88 to 8F |
| MOVW dir,A               | 4      | 2      | $(dir) \leftarrow (AH), (dir + 1) \leftarrow (AL)$                                      | _       | _       | _        |      | D5       |
| MOVW @IX +off,A          | 5      | 2      | $((IX) + off) \leftarrow (AH),$                                                         | _       | _       | _        |      | D6       |
|                          | 5      | 2      | $((IX) + off + 1) \leftarrow (AL)$                                                      |         |         |          |      | 00       |
| MOVW ext,A               | 5      | 3      | $((1X) + 01 + 1) \leftarrow (AL)$<br>$(ext) \leftarrow (AH), (ext + 1) \leftarrow (AL)$ | _       | _       | _        |      | D4       |
| MOVW @EP.A               | 4      | 1      | $((EP)) \leftarrow (AH), (EP) + 1) \leftarrow (AL)$                                     | _       |         | _        |      | D4<br>D7 |
| MOVW @LF,A<br>MOVW EP,A  | 2      | 1      | $((EP)) \leftarrow (AI), ((EP) + I) \leftarrow (AE)$<br>$(EP) \leftarrow (A)$           | _       |         | _        |      | E3       |
| MOVW EP,A<br>MOVW A,#d16 | 3      | 3      | $(\Box r) \leftarrow (A)$<br>$(A) \leftarrow d16$                                       | _<br>AL | _<br>AH | dH       |      | E3<br>E4 |
|                          | 4      | 2      |                                                                                         | AL      | AH      | dH       | ++   | C5       |
| MOVW A,dir               |        | 2      | $(AH) \leftarrow (dir), (AL) \leftarrow (dir + 1)$                                      | AL      |         |          | ++   | C5<br>C6 |
| MOVW A,@IX +off          | 5      | 2      | $(AH) \leftarrow ((IX) + off),$                                                         | AL      | AH      | dH       | ++   | 0        |
|                          | F      | 2      | $(AL) \leftarrow ((IX) + off + 1)$                                                      | A 1     |         | dЦ       |      | C1       |
| MOVW A,ext               | 5      | 3      | $(AH) \leftarrow (ext), (AL) \leftarrow (ext + 1)$                                      | AL      | AH      | dH       | ++   | C4<br>93 |
| MOVW A,@A                | 4      | 1      | $(AH) \leftarrow ((A)), (AL) \leftarrow ((A)) + 1$                                      | AL      | AH      | dH       | ++   |          |
| MOVW A,@EP               | 4      | 1      | $(AH) \leftarrow ((EP)), (AL) \leftarrow ((EP) + 1)$                                    | AL      | AH      | dH       | ++   | C7       |
| MOVW A,EP                | 2      | 1<br>3 | $(A) \leftarrow (EP)$                                                                   | -       | _       | dH       |      | F3       |
| MOVW EP,#d16             | 3<br>2 |        | $(EP) \leftarrow d16$                                                                   | -       | -       | -        |      | E7       |
| MOVW IX,A                |        | 1      | $(IX) \leftarrow (A)$                                                                   | -       | -       | _        |      | E2       |
| MOVW A,IX                | 2      | 1      | $(A) \leftarrow (IX)$                                                                   | _       | -       | dH       |      | F2       |
| MOVW SP,A                | 2      | 1      | $(SP) \leftarrow (A)$                                                                   | _       | -       |          |      | E1       |
| MOVW A,SP                | 2      | 1      | $(A) \leftarrow (SP)$                                                                   | _       | -       | dH       |      | F1       |
| MOV @A,T                 | 3      | 1      | $((A)) \leftarrow (T)$                                                                  | -       | -       | -        |      | 82       |
| MOVW @A,T                | 4      | 1      | $((A)) \leftarrow (TH), ((A) + 1) \leftarrow (TL)$                                      | -       | -       | -        |      | 83       |
| MOVW IX,#d16             | 3      | 3      | $(IX) \leftarrow d16$                                                                   | _       | —       | <u> </u> |      | E6       |
| MOVW A,PS                | 2      | 1      | $(A) \leftarrow (PS)$                                                                   | _       | —       | dH       |      | 70       |
| MOVW PS,A                | 2      | 1      | $(PS) \leftarrow (A)$                                                                   | _       | —       | -        | ++++ | 71       |
| MOVW SP,#d16             | 3      | 3      | $(SP) \leftarrow d16$                                                                   | _       | -       | _        |      | E5       |
| SWAP                     | 2      | 1      | $(AH) \leftrightarrow (AL)$                                                             | _       | -       | AL       |      | 10       |
| SETB dir: b              | 4      | 2      | (dir): b ← 1                                                                            | _       | -       | -        |      | A8 to AF |
| CLRB dir: b              | 4      | 2      | (dir): b $\leftarrow 0$                                                                 | _       | -       | -        |      | A0 to A7 |
| XCH A,T                  | 2      | 1      | $(AL) \leftrightarrow (TL)$                                                             | AL      |         | -        |      | 42       |
| XCHW A,T                 | 3      | 1      | $(A) \leftrightarrow (T)$                                                               | AL      | AH      | dH       |      | 43       |
| XCHW A,EP                | 3      | 1      | $(A) \leftrightarrow (EP)$                                                              | —       | -       | dH       |      | F7       |
| XCHW A,IX                | 3      | 1      | $(A) \leftrightarrow (IX)$                                                              | —       | -       | dH       |      | F6       |
| XCHW A,SP                | 3      | 1      | $(A) \leftrightarrow (SP)$                                                              | -       | —       | dH       |      | F5       |
| MOVW A,PC                | 2      | 1      | $(A) \leftarrow (PC)$                                                                   | -       | -       | dH       |      | F0       |

### Table 2 Transfer Instructions (48 instructions)

Notes:  $\bullet$  During byte transfer to A, T  $\leftarrow$  A is restricted to low bytes.

• Operands in more than one operand instruction must be stored in the order in which their mnemonics are written. (Reverse arrangement of F<sup>2</sup>MC-8 family)

|                             |    |   | Antimetic operation instructions                                      | 1       |    |    |              |                |
|-----------------------------|----|---|-----------------------------------------------------------------------|---------|----|----|--------------|----------------|
| Mnemonic                    | ~  | # | Operation                                                             | TL      | ΤН | AH | NZVC         | OP code        |
| ADDC A,Ri                   | 3  | 1 | $(A) \leftarrow (A) + (Ri) + C$                                       | _       | _  | _  | ++++         | 28 to 2F       |
| ADDC A,#d8                  | 2  | 2 | $(A) \leftarrow (A) + d8 + C$                                         | -       | _  | _  | ++++         | 24             |
| ADDC A,dir                  | 3  | 2 | $(A) \leftarrow (A) + (dir) + C$                                      | -       | _  | _  | ++++         | 25             |
| ADDC A,@IX +off             | 4  | 2 | $(A) \leftarrow (A) + ((IX) + off) + C$                               | -       | _  | _  | ++++         | 26             |
| ADDC A,@EP                  | 3  | 1 | $(A) \leftarrow (A) + ((EP)) + C$                                     | _       | _  | _  | ++++         | 27             |
| ADDCW A                     | 3  | 1 | $(A) \leftarrow (A) + (T) + C$                                        | _       | _  | dH | ++++         | 23             |
| ADDC A                      | 2  | 1 | (AL) ← (AL) + (TL) + C                                                | _       | _  | _  | ++++         | 22             |
| SUBC A,Ri                   | 3  | 1 | $(A) \leftarrow (A) - (Ri) - C$                                       | _       | _  | _  | ++++         | 38 to 3F       |
| SUBC A,#d8                  | 2  | 2 | $(A) \leftarrow (A) - Bb - (A) \rightarrow (A)$                       | _       | _  | _  | ++++         | 34             |
| SUBC A,dir                  | 3  | 2 | $(A) \leftarrow (A) - (dir) - C$                                      | _       | _  | _  | ++++         | 35             |
| SUBC A,@IX +off             | 4  | 2 | $(A) \leftarrow (A) - ((IX) + off) - C$                               | _       | _  | _  | ++++         | 36             |
| SUBC A,@EP                  | 3  | 1 | $(A) \leftarrow (A) - ((EP)) - C$                                     | _       | _  | _  | ++++         | 37             |
| SUBCW A                     | 3  | 1 | $(A) \leftarrow (T) - (A) - C$                                        | _       | _  | dH | ++++         | 33             |
| SUBC A                      | 2  | 1 | $(AL) \leftarrow (TL) - (AL) - C$                                     | _       | _  | _  | ++++         | 32             |
| INC Ri                      | 4  | 1 | $(Ri) \leftarrow (Ri) + 1$                                            | _       | _  | _  | +++-         | C8 to CF       |
| INCW EP                     | 3  | 1 | $(EP) \leftarrow (EP) + 1$                                            | _       | _  | _  |              | C3             |
| INCW IX                     | 3  | 1 | $(IX) \leftarrow (IX) + 1$                                            | _       | _  | _  |              | C2             |
| INCW A                      | 3  | 1 | $(A) \leftarrow (A) + 1$                                              | _       | _  | dH | ++           | CO             |
| DEC Ri                      | 4  | 1 | $(Ri) \leftarrow (Ri) - 1$                                            | _       | _  | _  | +++-         | D8 to DF       |
| DECW EP                     | 3  | 1 | $(EP) \leftarrow (EP) - 1$                                            | _       | _  | _  |              | D0 10 D1       |
| DECW IX                     | 3  | 1 | $(IX) \leftarrow (IX) - 1$                                            | _       | _  | _  |              | D2             |
| DECW A                      | 3  | 1 | $(A) \leftarrow (A) - 1$                                              | _       | _  | dH | ++           | D2<br>D0       |
| MULU A                      | 19 | 1 | $(A) \leftarrow (AL) \times (TL)$                                     | _       | _  | dH |              | 01             |
| DIVU A                      | 21 | 1 | $(A) \leftarrow (AL) \land (AL), MOD \rightarrow (T)$                 | dL      | 00 | 00 |              | 11             |
| ANDW A                      | 3  | 1 | $(A) \leftarrow (A) \land (T)$ $(A) \leftarrow (A) \land (T)$         | uL<br>— | _  | dH | ++R-         | 63             |
| ORW A                       | 3  | 1 | $(A) \leftarrow (A) \lor (T)$                                         | _       | _  | dH | ++R-         | 73             |
| XORW A                      | 3  | 1 | $(A) \leftarrow (A) \lor (T)$ $(A) \leftarrow (A) \lor (T)$           |         | _  | dH | ++R-         | 53             |
| CMP A                       | 2  | 1 | (TL) - (AL)                                                           |         | _  | un | ++++         | 12             |
| CMPW A                      | 3  | 1 | (TL) - (AL)<br>(T) - (A)                                              |         |    |    | ++++         | 12             |
| RORC A                      | 2  | 1 |                                                                       | _       | _  | _  | ++-+         | 03             |
| NORC A                      | 2  | 1 | $\rightarrow$ C $\rightarrow$ A $-$                                   | _       | -  | _  | ++-+         | 03             |
| ROLC A                      | 2  | 1 | $\Box \to \Box \to \Box$                                              | -       | _  | -  | + + - +      | 02             |
| CMP A,#d8                   | 2  | 2 | (A) – d8                                                              | _       | _  | _  | ++++         | 14             |
| CMP A,dir                   | 3  | 2 | (A) - (dir)                                                           | _       | _  | _  | ++++         | 15             |
| CMP A,@EP                   | 3  | 1 | (A) – ( (ÉP) )                                                        | _       | _  | _  | ++++         | 17             |
| CMP A,@IX +off              | 4  | 2 | (A) - ((IX) + off)                                                    | _       | _  | _  | ++++         | 16             |
| CMP A,Ri                    | 3  | 1 | (A) - (Ri)                                                            | _       | _  | _  | ++++         | 18 to 1F       |
| DAA                         | 2  | 1 | Decimal adjust for addition                                           | _       | _  | _  | ++++         | 84             |
| DAS                         | 2  | 1 | Decimal adjust for subtraction                                        | _       | _  | _  | ++++         | 94             |
| XOR A                       | 2  | 1 | $(A) \leftarrow (AL) \forall (TL)$                                    | _       | _  | _  | + + R –      | 52             |
| XOR A,#d8                   | 2  | 2 | $(A) \leftarrow (AL) \forall d8$                                      | _       | _  | _  | + + R –      | 54             |
| XOR A,dir                   | 3  | 2 | $(A) \leftarrow (AL) \forall (dir)$                                   | _       | _  | _  | ++R-         | 55             |
| XOR A,@EP                   | 3  | 1 | $(A) \leftarrow (AL) \forall ((EP))$                                  |         | _  |    | ++R-         | 57             |
| XOR A,@IX +off              | 4  | 2 | $(A) \leftarrow (AL) \forall ((IX) + off)$                            |         |    | _  | ++R-         | 56             |
| XOR A, @IX +011<br>XOR A,Ri | 3  | 1 | $(A) \leftarrow (AL) \forall (Ri)$                                    |         | _  |    | ++R-         | 58 to 5F       |
| AND A                       | 2  | 1 | $(A) \leftarrow (AL) \land (TL)$                                      |         | _  |    | ++R-         | 56 to 5F<br>62 |
| AND A,#d8                   | 2  | 2 | $(A) \leftarrow (AL) \land (AE)$<br>$(A) \leftarrow (AL) \land d8$    |         |    |    | ++R-         | 64             |
| AND A,#do<br>AND A,dir      | 2  | 2 | $(A) \leftarrow (AL) \land (db)$<br>$(A) \leftarrow (AL) \land (dir)$ | -       | _  | -  | ++R-<br>++R- | 64<br>65       |
|                             | ა  | 2 |                                                                       | -       | -  | -  | ++K-         | 00             |

### Table 3 Arithmetic Operation Instructions (62 instructions)

(Continued)

| Mnemonic         | ~ | # | Operation                                | TL | TH | AH | NZVC    | OP code  |
|------------------|---|---|------------------------------------------|----|----|----|---------|----------|
| AND A,@EP        | 3 | 1 | $(A) \leftarrow (AL) \land ((EP))$       | _  | _  | _  | + + R – | 67       |
| AND A,@IX +off   | 4 | 2 | $(A) \leftarrow (AL) \land ((IX) + off)$ | _  | _  | _  | + + R – | 66       |
| AND A,Ri         | 3 | 1 | $(A) \leftarrow (AL) \land (Ri)$         | _  | _  | —  | + + R – | 68 to 6F |
| OR A             | 2 | 1 | $(A) \leftarrow (AL) \lor (TL)$          | _  | _  | _  | + + R – | 72       |
| OR A,#d8         | 2 | 2 | $(A) \leftarrow (AL) \lor d8$            | _  | _  | —  | + + R – | 74       |
| OR A,dir         | 3 | 2 | $(A) \leftarrow (AL) \lor (dir)$         | _  | _  | —  | + + R – | 75       |
| OR A,@EP         | 3 | 1 | $(A) \leftarrow (AL) \lor ((EP))$        | _  | _  | _  | + + R – | 77       |
| OR A,@IX +off    | 4 | 2 | $(A) \leftarrow (AL) \lor ((IX) + off)$  | _  | _  | _  | + + R – | 76       |
| OR A,Ri          | 3 | 1 | $(A) \leftarrow (AL) \lor (Ri)$          | _  | _  | —  | + + R – | 78 to 7F |
| CMP dir,#d8      | 5 | 3 | (dir) – d8                               | _  | _  | _  | ++++    | 95       |
| CMP @EP,#d8      | 4 | 2 | ((EP)) – d8                              | _  | _  | _  | ++++    | 97       |
| CMP @IX +off,#d8 | 5 | 3 | ((IX) + off) - d8                        | _  | _  | —  | ++++    | 96       |
| CMP Ri,#d8       | 4 | 2 | (Ri) – d8                                | _  | _  | _  | ++++    | 98 to 9F |
| INCW SP          | 3 | 1 | $(SP) \leftarrow (SP) + 1$               | —  | —  | -  |         | C1       |
| DECW SP          | 3 | 1 | $(SP) \leftarrow (SP) - 1$               | —  | -  | —  |         | D1       |

### Table 4 Branch Instructions (17 instructions)

| Mnemonic       | ~ | # | Operation                                          | TL | TH | AH | NZVC    | OP code  |
|----------------|---|---|----------------------------------------------------|----|----|----|---------|----------|
| BZ/BEQ rel     | 3 | 2 | If Z = 1 then PC $\leftarrow$ PC + rel             | _  | -  | _  |         | FD       |
| BNZ/BNE rel    | 3 | 2 | If Z = 0 then PC $\leftarrow$ PC + rel             | _  | _  | _  |         | FC       |
| BC/BLO rel     | 3 | 2 | If C = 1 then PC $\leftarrow$ PC + rel             | _  | _  | _  |         | F9       |
| BNC/BHS rel    | 3 | 2 | If C = 0 then PC $\leftarrow$ PC + rel             | _  | _  | _  |         | F8       |
| BN rel         | 3 | 2 | If N = 1 then PC $\leftarrow$ PC + rel             | _  | _  | _  |         | FB       |
| BP rel         | 3 | 2 | If N = 0 then PC $\leftarrow$ PC + rel             | _  | _  | _  |         | FA       |
| BLT rel        | 3 | 2 | If V $\forall$ N = 1 then PC $\leftarrow$ PC + rel | _  | _  | _  |         | FF       |
| BGE rel        | 3 | 2 | If V $\forall$ N = 0 then PC $\leftarrow$ PC + rel | _  | _  | _  |         | FE       |
| BBC dir: b,rel | 5 | 3 | If (dir: b) = 0 then PC $\leftarrow$ PC + rel      | _  | _  | _  | -+      | B0 to B7 |
| BBS dir: b,rel | 5 | 3 | If (dir: b) = 1 then PC $\leftarrow$ PC + rel      | _  | _  | _  | -+      | B8 to BF |
| JMP @A         | 2 | 1 | $(PC) \leftarrow (A)$                              | _  | _  | _  |         | E0       |
| JMP ext        | 3 | 3 | $(PC) \leftarrow ext$                              | _  | _  | _  |         | 21       |
| CALLV #vct     | 6 | 1 | Vector call                                        | _  | _  | _  |         | E8 to EF |
| CALL ext       | 6 | 3 | Subroutine call                                    | _  | _  | _  |         | 31       |
| XCHW A,PC      | 3 | 1 | $(PC) \leftarrow (A), (A) \leftarrow (PC) + 1$     | _  | _  | dH |         | F4       |
| RET            | 4 | 1 | Return from subrountine                            | —  | —  | —  |         | 20       |
| RETI           | 6 | 1 | Return form interrupt                              | —  | -  | —  | Restore | 30       |

| Table 5 | Other Instructions | (9 instructions) |
|---------|--------------------|------------------|
|---------|--------------------|------------------|

| Mnemonic | ~ | # | Operation | TL | TH | AH | NZVC | OP code |
|----------|---|---|-----------|----|----|----|------|---------|
| PUSHW A  | 4 | 1 |           | _  | -  | _  |      | 40      |
| POPW A   | 4 | 1 |           | -  | _  | dH |      | 50      |
| PUSHW IX | 4 | 1 |           | -  | _  | -  |      | 41      |
| POPW IX  | 4 | 1 |           | -  | _  | _  |      | 51      |
| NOP      | 1 | 1 |           | -  | _  | -  |      | 00      |
| CLRC     | 1 | 1 |           | -  | _  | _  | R    | 81      |
| SETC     | 1 | 1 |           | -  | _  | _  | S    | 91      |
| CLRI     | 1 | 1 |           | -  | -  | -  |      | 80      |
| SETI     | 1 | 1 |           | -  | -  | -  |      | 90      |

## ■ INSTRUCTION MAP

| r |                    |                    |                   |                   |                    |                   |                      | -                  | 1                  |                    | 1                  | 1                 |                   | 1                 | 1                  |                   |
|---|--------------------|--------------------|-------------------|-------------------|--------------------|-------------------|----------------------|--------------------|--------------------|--------------------|--------------------|-------------------|-------------------|-------------------|--------------------|-------------------|
| Ŀ | MOVW<br>A,PC       | MOVW<br>A,SP       | MOVW<br>A,IX      | MOVW<br>A,EP      | XCHW<br>A,PC       | XCHW<br>A,SP      | XCHW<br>A,IX         | XCHW<br>A,EP       | BNC                | BC                 | BP                 | BN                | BNZ<br>rel        | BZ<br>rel         | BGE                | BLT<br>rel        |
| ш | JMP<br>@A          | MOVW<br>SP,A       | MOVW<br>IX,A      | MOVW<br>EP,A      | MOVW<br>A,#d16     | MOVW<br>SP,#d16   | MOVW<br>IX,#d16      | MOVW<br>EP,#d16    | CALLV<br>#0        | CALLV<br>#1        | CALLV<br>#2        | CALLV<br>#3       | CALLV<br>#4       | CALLV<br>#5       | CALLV<br>#6        | CALLV<br>#7       |
|   | A                  | d.                 | X                 | ٩                 | A                  | M<br>dir,A        | ∿V<br>@IX<br>+d,A    | OVW<br>@EP,A       | RO                 | R<br>F             | R2                 | R3                | R4                | R5                | R6                 | R7                |
| ٥ | DECW               | DECW               | DECW              | DECW              | MO                 | MON               | MOV                  | Σ                  | DEC                | DEC                | DEC                | DEC               | DEC               | DEC               | DEC                | DEC               |
| ပ | INCW<br>A          | INCW<br>SP         | INCW<br>IX        | INCW<br>EP        | MOVW<br>A,ext      | MOVW<br>A,dir     | MOVW<br>A,@IX<br>+d  | MOVW<br>A,@EP      | INC<br>RO          | INC<br>R1          | INC<br>R2          | INC<br>R3         | INC<br>R4         | INC<br>R5         | INC<br>R6          | INC<br>R7         |
| в | BBC<br>dir: 0, rel | BBC<br>dir: 1, rel | BBC<br>dir: 2,rel | BBC<br>dir: 3,rel | BBC<br>dir: 4, rel | BBC<br>dir: 5,rel | BBC<br>dir: 6,rel    | BBC<br>dir: 7,rel  | BBS<br>dir: 0, rel | BBS<br>dir: 1, rel | BBS<br>dir: 2, rel | BBS<br>dir: 3,rel | BBS<br>dir: 4,rel | BBS<br>dir: 5,rel | BBS<br>dir: 6, rel | BBS<br>dir: 7,rel |
| A | CLRB<br>dir: 0     | CLRB<br>dir: 1     | CLRB<br>dir: 2    | CLRB<br>dir: 3    | CLRB<br>dir: 4     | CLRB<br>dir: 5    | CLRB<br>dir: 6       | CLRB<br>dir: 7     | SETB<br>dir: 0     | SETB<br>dir: 1     | SETB<br>dir: 2     | SETB<br>dir: 3    | SETB<br>dir: 4    | SETB<br>dir: 5    | SETB<br>dir: 6     | SETB<br>dir: 7    |
| 6 | SETI               | SETC               | MOV<br>A,@A       | MOVW<br>A,@A      | DAS                | CMP<br>dir,#d8    | CMP<br>@IX<br>+d,#d8 | CMP<br>@EP,#d<br>8 | CMP<br>R0,#d8      | CMP<br>R1,#d8      | CMP<br>R2,#d8      | CMP<br>R3,#d8     | CMP<br>R4,#d8     | CMP<br>R5,#d8     | CMP<br>R6,#d8      | CMP<br>R7,#d8     |
| 8 | CLRI               | CLRC               | MOV<br>@A,T       | MOVW<br>@A,T      | DAA                | MOV<br>dir,#d8    | MOV<br>@IX<br>+d,#d8 | MOV<br>@EP,#d<br>8 | MOV<br>R0,#d8      | MOV<br>R1,#d8      | MOV<br>R2,#d8      | MOV<br>R3,#d8     | MOV<br>R4,#d8     | MOV<br>R5,#d8     | MOV<br>R6,#d8      | MOV<br>R7,#d8     |
| 7 | MOVW<br>A,PS       | MOVW<br>PS,A       | OR A              | ORW<br>A          | OR<br>A,#d8        | OR<br>A,dir       | OR<br>A,@IX<br>+d    | OR<br>A, @EP       | OR<br>A,R0         | OR<br>A,R1         | OR<br>A,R2         | OR<br>A,R3        | OR<br>A,R4        | OR<br>A,R5        | OR<br>A,R6         | OR<br>A,R7        |
| 9 | MOV<br>A,ext       | MOV<br>ext,A       | AND<br>A          | ANDW<br>A         | AND<br>A,#d8       | AND<br>A,dir      | AND<br>A,@IX<br>+d   | AND<br>A,@EP       | AND<br>A,R0        | AND<br>A,R1        | AND<br>A,R2        | AND<br>A,R3       | AND<br>A,R4       | AND<br>A,R5       | AND<br>A,R6        | AND<br>A,R7       |
| 5 | POPW<br>A          | POPW<br>XI         | XOR<br>A          | XORW<br>A         | XOR<br>A,#d8       | XOR<br>A,dir      | XOR<br>@A,IX<br>+d   | XOR<br>A,@EP       | XOR<br>A,R0        | XOR<br>A,R1        | XOR<br>A,R2        | XOR<br>A,R3       | XOR<br>A,R4       | XOR<br>A,R5       | XOR<br>A,R6        | XOR<br>A,R7       |
| 4 | PUSHW<br>A         | NHSU4              | XCH<br>A, T       | XCHW<br>A, T      |                    | MOV<br>dir,A      | MOV<br>@IX<br>+d,A   | MOV<br>@EP,A       | MOV<br>R0,A        | MOV<br>R1,A        | MOV<br>R2,A        | MOV<br>R3,A       | MOV<br>R4,A       | MOV<br>R5,A       | MOV<br>R6,A        | MOV<br>R7,A       |
| 3 | RETI               | CALL<br>addr16     | SUBC<br>A         | SUBCW<br>A        | SUBC<br>A,#d8      | SUBC<br>A,dir     | SUBC<br>A,@IX<br>+d  | SUBC<br>A,@EP      | SUBC<br>A,R0       | SUBC<br>A,R1       | SUBC<br>A,R2       | SUBC<br>A,R3      | SUBC<br>A,R4      | SUBC<br>A,R5      | SUBC<br>A,R6       | SUBC<br>A,R7      |
| 2 | RET                | JMP<br>addr16      | ADDC              | ADDCW<br>A        | ADDC<br>A,#d8      | ADDC<br>A,dir     | ADDC<br>A,@IX<br>+d  | ADDC<br>A,@EP      | ADDC<br>A,R0       | ADDC<br>A,R1       | ADDC<br>A,R2       | ADDC<br>A,R3      | ADDC<br>A,R4      | ADDC<br>A,R5      | ADDC<br>A,R6       | ADDC<br>A,R7      |
| F | SWAP               | A<br>UVIO          | CMP A             | CMPW<br>A         | CMP<br>A,#d8       | CMP<br>A,dir      | CMP<br>A, @IX<br>+d  | CMP<br>A,@EP       | CMP<br>A,R0        | CMP<br>A,R1        | CMP<br>A,R2        | CMP<br>A,R3       | CMP<br>A,R4       | CMP<br>A,R5       | CMP<br>A,R6        | CMP<br>A,R7       |
| 0 | dON                | A<br>MULU<br>A     | ROLC<br>A         | RORC<br>A         | MOV<br>A,#d8       | MOV<br>A,dir      | MOV<br>A,@IX<br>+d   | MOV<br>A,@EP       | MOV<br>A,R0        | MOV<br>A,R1        | MOV<br>A,R2        | MOV<br>A,R3       | MOV<br>A,R4       | MOV<br>A,R5       | MOV<br>A,R6        | MOV<br>A,R7       |
| г | 0                  | ٢                  | 2                 | 3                 | 4                  | 5                 | 9                    | 7                  | 8                  | 6                  | A                  | В                 | с                 | D                 | ш                  | ш                 |

### ■ MASK OPTIONS

|     | Part number                                                                                                                                                                                                                        | MB89983                                                                                                                                                                                                                                   | MB89P985                                                                                                                                                                                                                                                            | MB89PV980                                                                                                                                                                                                                                                           |  |
|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| No. | Specifying procedure                                                                                                                                                                                                               | Specify when<br>ordering masking                                                                                                                                                                                                          | Setting with software                                                                                                                                                                                                                                               | Setting with<br>software                                                                                                                                                                                                                                            |  |
| 1   | Pull-up resistors (SEG)<br>P00 to P07,<br>P10 to P17,<br>P20 to P27,<br>P40 to P47,<br>P50 to P53,<br>P60 to P65                                                                                                                   | Slectable per pin<br>(The pull-up<br>resistors for P40 to<br>P47 and P60 to P65<br>are only selectable<br>when these pins are<br>not set as segment/<br>common outputs.<br>When the A/D is<br>used, P50 to P53 are<br>must not selected.) | Selectable per pin<br>by pull-up control<br>registers.<br>(Pull-up resistors are<br>not available for P20<br>to P27, P40 to P47<br>and P60 to P65.<br>Furthermore, P50 to<br>P53 must be set to<br>without a pull-up<br>resistor when an A/D<br>converter is used.) | Selectable per pin<br>by pull-up control<br>registers.<br>(Pull-up resistors are<br>not available for P20<br>to P27, P40 to P47<br>and P60 to P65.<br>Furthermore, P50 to<br>P53 must be set to<br>without a pull-up<br>resistor when an A/D<br>converter is used.) |  |
| 2   | Power-on reset (POR)<br>With power-on reset<br>Without power-on reset                                                                                                                                                              | Selectable                                                                                                                                                                                                                                | Fixed with power-on reset                                                                                                                                                                                                                                           | Fixed with power-on reset                                                                                                                                                                                                                                           |  |
| 3   | <ul> <li>Selection of oscillation stabilization time (OSC)</li> <li>The initial value of the oscillation stabilization time for the main clock can be set by selecting the values of the WT1 and WT0 bits on the right.</li> </ul> | Selectable<br>OSC<br>0 : 2 <sup>2</sup> /Fсн<br>1 : 2 <sup>12</sup> /Fсн<br>2 : 2 <sup>16</sup> /Fсн<br>3 : 2 <sup>18</sup> /Fсн                                                                                                          | Fixed to oscillation<br>stabilization time of<br>2 <sup>18</sup> /FCH (Approx.<br>62.4 ms).                                                                                                                                                                         | Fixed to oscillation<br>stabilization time of<br>2 <sup>18</sup> /FCH (Approx.<br>62.4 ms).                                                                                                                                                                         |  |
| 4   | Main clock oscillation type (XSL)<br>Crystal or ceramic resonator<br>CR                                                                                                                                                            | Selectable                                                                                                                                                                                                                                | Crystal or ceramic resonator only                                                                                                                                                                                                                                   | Crystal or ceramic resonator only                                                                                                                                                                                                                                   |  |
| 5   | Reset pin output (RST)<br>With reset output<br>Without reset output                                                                                                                                                                | Selectable                                                                                                                                                                                                                                | Fixed with reset<br>output                                                                                                                                                                                                                                          | Fixed with reset output                                                                                                                                                                                                                                             |  |
| 6   | Clock mode selection (CLK)<br>Dual-clock mode<br>Single-clock mode                                                                                                                                                                 | Selectable                                                                                                                                                                                                                                | Selection by version<br>number<br>101 : Single clock<br>201 : Dual clock                                                                                                                                                                                            | Selection by version<br>number<br>101 : Single clock<br>201 : Dual clock                                                                                                                                                                                            |  |

### • Segment Options

| No. | Part number                                                                                                            | MB89983                                         |
|-----|------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------|
|     | Specifying procedure                                                                                                   | Specify when<br>ordering masking                |
| 7   | LCD output pin configuration choices                                                                                   | Specify by the option combinations listed below |
|     | SEG = 3:<br>P40 to P47 segment output<br>P60 to P65 segment output<br>P70, P71 common output                           | Specify as SEG = 3                              |
|     | SEG = 2:<br>P40 to P43 port output<br>P44 to P47 segment output<br>P60 to P65 segment output<br>P70, P71 common output | Specify as SEG = 2                              |
|     | SEG = 1:<br>P40 to P47 port output<br>P60 to P65 segment output<br>P70, P71 common output                              | Specify as SEG = 1                              |
|     | SEG = 0:<br>P40 to P47 port output<br>P60 to P65 port output<br>P70, P71 port output                                   | Specify as SEG = 0                              |

### ■ VERSIONS

| Version                    |                          |                      | Features     |
|----------------------------|--------------------------|----------------------|--------------|
| Mass production<br>product | One-time<br>PROM product | Piggyback<br>product | Clock mode   |
| MB89983                    | MB89P985-101             | MB89PV980-101        | Single clock |
| MB89983                    | MB89P985-201             | MB89PV980-201        | Dual clock   |

### ■ ORDERING INFORMATION

| Part Number      | Package                              | Remarks        |  |
|------------------|--------------------------------------|----------------|--|
| MB89983-xxx-PFV  | 64-pin Plastic LQFP<br>(FPT-64P-M03) |                |  |
| MB89983-xxx-PFM  | 64-pin Plastic QFP<br>(FPT-64P-M09)  |                |  |
| MB89P985PFV-101  | 64-pin Plastic LQFP<br>(FPT-64P-M03) | - Single Clock |  |
| MB89P985-PFM-101 | 64-pin Plastic QFP<br>(FPT-64P-M09)  |                |  |
| MB89P985PFV-201  | 64-pin Plastic LQFP<br>(FPT-64P-M03) | - Dual Clock   |  |
| MB89P985-PFM-201 | 64-pin Plastic QFP<br>(FPT-64P-M09)  |                |  |
| MB89PV980-101    | 64-pin Ceramic MQFP<br>(MQP-64C-P01) | Single Clock   |  |
| MB89PV980-201    | 64-pin Ceramic MQFP<br>(MQP-64C-P01) | Dual Clock     |  |

### ■ PACKAGE DIMENSIONS





# **FUJITSU LIMITED**

For further information please contact:

#### Japan

FUJITSU LIMITED Corporate Global Business Support Division Electronic Devices KAWASAKI PLANT, 4-1-1, Kamikodanaka Nakahara-ku, Kawasaki-shi Kanagawa 211-8588, Japan Tel: (044) 754-3763 Fax: (044) 754-3329

http://www.fujitsu.co.jp/

#### North and South America

FUJITSU MICROELECTRONICS, INC. Semiconductor Division 3545 North First Street San Jose, CA 95134-1804, USA Tel: (408) 922-9000 Fax: (408) 922-9179

Customer Response Center *Mon. - Fri.: 7 am - 5 pm (PST)* Tel: (800) 866-8608 Fax: (408) 922-9179

http://www.fujitsumicro.com/

#### Europe

FUJITSU MIKROELEKTRONIK GmbH Am Siebenstein 6-10 D-63303 Dreieich-Buchschlag Germany Tel: (06103) 690-0 Fax: (06103) 690-122

http://www.fujitsu-ede.com/

#### **Asia Pacific**

FUJITSU MICROELECTRONICS ASIA PTE LTD #05-08, 151 Lorong Chuan New Tech Park Singapore 556741 Tel: (65) 281-0770 Fax: (65) 281-0220

http://www.fmap.com.sg/

F9902 © FUJITSU LIMITED Printed in Japan

#### All Rights Reserved.

Circuit diagrams utilizing Fujitsu products are included as a means of illustrating typical semiconductor applications. Complete information sufficient for construction purposes is not necessarily given.

The information contained in this document has been carefully checked and is believed to be reliable. However, Fujitsu assumes no responsibility for inaccuracies.

The information contained in this document does not convey any license under the copyrights, patent rights or trademarks claimed and owned by Fujitsu.

Fujitsu reserves the right to change products or specifications without notice.

No part of this publication may be copied or reproduced in any form or by any means, or transferred to any third party without prior written consent of Fujitsu.

The information contained in this document are not intended for use with equipments which require extremely high reliability such as aerospace equipments, undersea repeaters, nuclear control systems or medical equipments for life support.