# 

出货

#### 4-bit Bidirectional Universal Shift Register

The HD14194B is a 4-bit static shift register capable of operating in the parallel load, serial shift left, serial shift right, or hold mode. The asynchronous Reset input, when at a low level, overrides all other inputs, resets all stages, and forces all outputs low. When Reset is at a logic 1 level, the two mode control inputs,  $S_0$ and  $S_1$ , control the operating mode as shown in the truth table. Both serial and parallel operation are triggered on the positivegoing transition of the Clock input. The Parallel Data, Data Shift, and mode control inputs must be stable for the specified setup and hold times before and after the positive-going Clock transition.

#### FEATURES

- Quiescent Current = 5nA/pkg typ. @5V
- Typical Shift Frequency = 9MHz @10V
- Synchronous Right/Left Serial Operation
- Synchronous Parallel Load

HD14194

- Asynchronous Hold (Do Nothing) Mode
- Functional Pin-for-Pin Equivalent of 74194

# PIN ARRANGEMENT



#### TRUTH TABLE

| Operating   | $Inputs(\overline{Reset}{=}1)$ |   |     |     |                   | Outputs $(@ t_{n+1})$ |    |                |    |
|-------------|--------------------------------|---|-----|-----|-------------------|-----------------------|----|----------------|----|
| Mode        | S,                             | S | DSR | DSL | D <sub>P0-3</sub> | Q,                    | Qı | Qz             | Q, |
| Hold        | 0                              | 0 | ×   | x   | ×                 | Q.                    | Q1 | Q2             | Q3 |
| Shift Left  | 1                              | 0 | ×   | 0   | ×                 | Qı                    | Q2 | Q3             | 0  |
|             | 1                              | 0 | ×   | 1   | ×                 | Q,                    | Qz | Q,             | 1  |
| Shift Right | 0                              | 1 | 0   | ×   | x                 | 0                     | ġ, | $\mathbf{Q}_1$ | Qz |
|             | 0                              | 1 | 1   | ×   | ×                 | 1                     | Q. | $Q_1$          | Q2 |
| Parallel    | 1                              | 1 | ×   | ×   | 0                 | 0                     | 0  | 0              | 0  |
|             | 1                              | 1 | ×   | ×   | 1                 | 1                     | 1  | 1              | 1  |

 $\times$  = Don't Care

 $t_{n+1}$  = State after the next positive-going transition of the clock.

### LOGIC DIAGRAM





#### 

| Characteristic        | Symbol |                      | Test Conditions                            | -40°C |           | 25°C  |          |      | 85°C  |            | Unit |  |
|-----------------------|--------|----------------------|--------------------------------------------|-------|-----------|-------|----------|------|-------|------------|------|--|
| Characteristic        | Symool | $V_{DD}(\mathbf{V})$ | Test Conditions                            | min   | max       | min   | typ      | max  | min   | max        | Unit |  |
|                       |        | 5.0                  |                                            | -     | 0.05      | —     | 0        | 0.05 | —     | 0.05       | v    |  |
|                       | Vol    | 10                   | $V_{in} = V_{DD}$ or ()                    | _     | 0.05      | -     | 0        | 0.05 | -     | 0.05       |      |  |
| Output Voltage        |        | 15                   |                                            | -     | 0,05      | —     | 0        | 0.05 | _     | 0.05       |      |  |
| Output Voltage        |        | 5.0                  |                                            | 4.95  | -         | 4.95  | 5.0      | -    | 4.95  |            | v    |  |
|                       | Vон    | 10                   | $V_{in}=0$ or $V_{DD}$                     | 9.95  | -         | 9.95  | 10       |      | 9.95  | _          |      |  |
|                       |        | 15                   |                                            | 14.95 | _         | 14.95 | 15       | -    | 14.95 | Ι          |      |  |
|                       |        | 5.0                  | $V_{out} = 4.5 \text{ or } 0.5 \text{V}$   | · -   | 1.5       | —     | 2.25     | 1.5  | _     | 1.5        |      |  |
| ·•                    | VIL    | 10                   | $V_{out} = 9.0 \text{ or } 1.0 \text{V}$   | -     | 3.0       | -     | 4.50     | 3.0  | -     | 3.0        | v    |  |
| Input Voltage         |        | 15                   | Vout=13.5 or 1.5V                          | -     | 4.0       | _     | 6.75     | 4.0  | -     | 4.0        |      |  |
| Input voitage         | VIH    | 5.0                  | $V_{out} = 0.5 \text{ or } 4.5 \text{V}$   | 3.5   | -         | 3.5   | 2.75     | _    | 3.5   | Ι          |      |  |
|                       |        | 10                   | $V_{out} = 1.0 \text{ or } 9.0 \text{V}$   | 7.0   | -         | 7.0   | 5.50     | -    | 7.0   | -          | v    |  |
|                       |        | 15                   | $V_{out} = 1.5 \text{ or } 13.5 \text{V}$  | 11.0  | -         | 11.0  | 8.25     | -    | 11.0  | 1          |      |  |
|                       | Іон    | 5.0                  | $V_{OH} = 2.5 V$                           | -2.5  |           | -2.1  | -4.2     | · —  | -1.7  |            |      |  |
|                       |        | 5.0                  | $V_{OH} = 4.6 \mathrm{V}$                  | -0.52 | -         | -0.44 | -0.88    | -    | -0.36 | -          | mA   |  |
|                       |        | 10                   | $V_{OH} = 9.5 V$                           | -1.3  | -         | -1.1  | - 2.25   | -    | -0.9  | _          |      |  |
| Output Drive Current  |        | 15                   | $V_{OH} = 13.5 \mathrm{V}$                 | -3.6  | -         | - 3.0 | -8.8     | -    | -2.4  | -          |      |  |
|                       | IOL    | 5.0                  | $V_{OL} = 0.4 \text{ V}$                   | 0.52  | -         | 0.44  | 0.88     |      | 0.36  | 1          |      |  |
|                       |        | 10                   | $V_{0L} = 0.5 V$                           | 1.3   | -         | 1.1   | 2.25     | -    | 0.9   | -          | mA   |  |
|                       |        | 15                   | $V_{0L} = 1.5 V$                           | 3.6   | -         | 3.0   | 8.8      | -    | 2.4   | ł          |      |  |
| Input Current         | Iin    | 15                   |                                            | _     | $\pm 0.3$ | -     | ±0.00001 | ±0.3 | -     | ±1.0       | μA   |  |
| Input Capacitance     | Cin    | —                    | $V_{in} = 0$                               | -     | _         | -     | 5.0      | 7.5  | -     | . <b>–</b> | pF   |  |
| Quiescent Current     | IDD    | 5.0                  | Zero Signal.                               | -     | 20        | -     | 0.005    | 20   | -     | 150        | μA   |  |
|                       |        | 10                   | Zero Signal,<br>per Package                | _     | 40        |       | 0.010    | 40   | -     | 300        |      |  |
|                       |        | 15                   | per rackage                                | -     | 80        | -     | 0,015    | 80   | -     | 600        |      |  |
|                       | ÎT     | 5.0                  | Dynamic $+I_{DD}$ ,                        |       |           | -     | 0.95     | -    |       |            | μA   |  |
| Total Supply Current* |        | 10                   | $C_i = 50 \mathrm{pF}, f = 1 \mathrm{kHz}$ | -     | -         |       | 1.9      | l    | -     | -          |      |  |
|                       |        | 15                   | per Gate                                   | _     | -         | -     | 2.9      |      | -     |            |      |  |

# ELECTRICAL CHARACTERISTICS

 $\star$  To calculate total supply current at frequency other than 1kHz.

•

 $(e V_{DD} = 5.0 V I_T = (0.98 \mu A/kHz)f + I_{DD} (e V_{DD} = 10 V I_T = (1.9 \mu A/kHz)f + I_{DD} (e V_{DD} = 15 V I_T = (2.9 \mu A/kHz)f + I_{DD})$ 

#### POWER DISSIPATION TEST CIRCUIT AND WAVEFORM



# **SWITCHING CHARACTERICS** ( $C_L = 50 \text{ pF}$ , $Ta = 25^{\circ}\text{C}$ )

| Chara                     | acteristic                | Symbol           | $V_{DD}(\mathbf{V})$ | min | typ      | max | Unit     |  |
|---------------------------|---------------------------|------------------|----------------------|-----|----------|-----|----------|--|
| Output Rise and Fall Time |                           |                  | 5.0                  | _   | 100      | 200 |          |  |
|                           |                           | tr, tj           | 10                   | _   | 50       | 100 | ns       |  |
|                           |                           | L                | 15                   | -   | 40       | 80  | 1        |  |
| Propagation               |                           |                  | 5.0                  | _   | 275      | 550 |          |  |
|                           | Clock                     | tplh,            | 10                   |     | 110      | 220 | ns       |  |
|                           |                           | <i>tphl</i>      | 15                   | _   | 85       | 170 |          |  |
| Delay Time                |                           | <i>tphl</i>      | 5.0                  | -   | 350      | 700 |          |  |
| 5                         | Reset                     |                  | 10                   |     | 140      | 280 | ns       |  |
|                           | -4                        |                  | 15                   | -   | 110      | 220 | 1        |  |
| Clock Pulse Width         |                           |                  | 5.0                  | 280 | 140      | _   | +        |  |
|                           |                           | $PW_{C}$         | 10                   | 110 | 55       | _   | ns       |  |
|                           |                           |                  | 15                   | 85  | 40       |     | 1        |  |
| Reset Pulse Width         |                           |                  | 5.0                  | 180 | 90       |     | ns       |  |
|                           |                           | $PW_R$           | 10                   | 70  | 35       | _   |          |  |
|                           |                           |                  | 15                   | 50  | 26       |     | 1        |  |
|                           |                           |                  | 5.0                  |     | 3.6      | 1.8 | <u> </u> |  |
| Clock Frequency           |                           | PRF              | 10                   | _   | 9.0      | 4.5 | МН       |  |
|                           |                           |                  | 15                   |     | 12       | 6.0 | ĺ        |  |
|                           |                           |                  | 5.0                  |     |          |     |          |  |
| Clock Pulse Ris           | e and Fall Time           | tr, tj           | 10                   |     | No Limit |     |          |  |
|                           |                           |                  | 15                   |     |          |     | i        |  |
|                           |                           | tseiup           | 5.0                  | 10  | -8.0     | _   |          |  |
|                           | Data-to-Clock             |                  | 10                   | 20  | 0        | _   |          |  |
| Setup Time                |                           |                  | 15                   | 40  | 9.0      | _   |          |  |
| Serup Lime                | Mada Cantural             |                  | 5.0                  | 200 | · 100    | -   | - ns     |  |
|                           | Mode Control<br>-to-Clock |                  | 10                   | 75  | 36       | _   |          |  |
|                           |                           |                  | 15                   | 55  | 27       |     |          |  |
| Hold Time                 |                           |                  | 5.0                  | 180 | 90       |     |          |  |
|                           | Data-to-Clock             | <b>t</b> hold    | 10                   | 50  | 25       |     | 1        |  |
|                           |                           |                  | 15                   | 35  | 10       |     |          |  |
|                           | Mode Control              |                  | 5.0                  | 0   | - 40     | _   | ns       |  |
|                           | -to-Clock                 |                  | 10                   | 0   | - 27     |     |          |  |
|                           | CO CIOCR                  |                  | 15                   | 0   | - 20     | _   |          |  |
|                           |                           |                  | 5.0                  | 300 | 150      |     |          |  |
| Reset Removal             | Time*                     | t <sub>rem</sub> | 10                   | 110 | 55       | -   | ns       |  |
|                           |                           |                  | 15                   | 80  | 40       | _   | ĺ        |  |

\* The reset signal must be high prior to a positive-going transition of the clock.

# DC CHARACTERISTIC TEST CIRCUIT





Serial Load



Interchange DSR with DSL and  $\mathbf{S}_0$  with  $\mathbf{S}_1$  for testing shift left.





19.20 20.00 Max



7.62

 $0.25^{+0.13}_{-0.05}$ 

0° − 15°

Unit: mm

# Cautions

- 1. Hitachi neither warrants nor grants licenses of any rights of Hitachi's or any third party's patent, copyright, trademark, or other intellectual property rights for information contained in this document. Hitachi bears no responsibility for problems that may arise with third party's rights, including intellectual property rights, in connection with use of the information contained in this document.
- 2. Products and product specifications may be subject to change without notice. Confirm that you have received the latest product standards or specifications before final design, purchase or use.
- 3. Hitachi makes every attempt to ensure that its products are of high quality and reliability. However, contact Hitachi's sales office before using the product in an application that demands especially high quality and reliability or where its failure or malfunction may directly threaten human life or cause risk of bodily injury, such as aerospace, aeronautics, nuclear power, combustion control, transportation, traffic, safety equipment or medical equipment for life support.
- 4. Design your application so that the product is used within the ranges guaranteed by Hitachi particularly for maximum rating, operating supply voltage range, heat radiation characteristics, installation conditions and other characteristics. Hitachi bears no responsibility for failure or damage when used beyond the guaranteed ranges. Even within the guaranteed ranges, consider normally foreseeable failure rates or failure modes in semiconductor devices and employ systemic measures such as fail-safes, so that the equipment incorporating Hitachi product does not cause bodily injury, fire or other consequential damage due to operation of the Hitachi product.
- 5. This product is not designed to be radiation resistant.
- 6. No one is permitted to reproduce or duplicate, in any form, the whole or part of this document without written approval from Hitachi.
- Contact Hitachi's sales office for any questions regarding this document or Hitachi semiconductor products.

# HITACHI

#### Hitachi, Ltd.

URL

Semiconductor & Integrated Circuits. Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan Tel: Tokyo (03) 3270-2111 Fax: (03) 3270-5109

| NorthAmerica     | : | http |
|------------------|---|------|
| Europe           | : | http |
| Asia (Singapore) | : | http |
| Asia (Taiwan)    | : | http |
| Asia (HongKóng)  | : | http |

http:semiconductor.hitachi.com/ http://www.hitachi-eu.com/hel/ecg http://www.has.hitachi.com.sg/grp3/sicd/index.htm http://www.hitachi.com.tw/E/Product/SICD\_Frame.htm http://www.hitachi.com.hk/eng/bo/grp3/index.htm

: http://www.hitachi.co.jp/Sicd/indx.htm

#### For further information write to:

Japan

Hitachi Semiconductor (America) Inc. 179 East Tasman Drive, San Jose, CA 95134 Tel: <1> (408) 433-1990 Fax: <1> (408) 433-0223 Hitachi Europe GmbH Electronic components Group Dornacher Stra§e 3 D-85622 Feldkirchen, Munich Germany Tel: <49> (89) 9 9180-0 Fax: <49> (89) 9 29 30 00 Hitachi Europe Ltd. Electronic Components Group. Whitebrook Park Lower Cookham Road Maidenhead Berkshire SL6 8YA, United Kingdom Tel: <44> (1628) 585000 Fax: <44> (1628) 778322

Hitachi Asia Pte. Ltd. 16 Collyer Quay #20-00 Hitachi Tower Singapore 049318 Tel: 535-2100 Fax: 535-1533

Hitachi Asia Ltd. Taipei Branch Office 3F, Hung Kuo Building. No.167, Tun-Hwa North Road, Taipei (105) Tel: <886> (2) 2718-3666 Fax: <886> (2) 2718-8180 Hitachi Asia (Hong Kong) Ltd. Group III (Electronic Components) 7/F., North Tower, World Finance Centre, Harbour City, Canton Road, Tsim Sha Tsu Kowloon, Hong Kong Tel: .4852- (2) 735 9218 Fax: .4852- (2) 730 0281 Telex: .40815 HITEC HX

Copyright ' Hitachi, Ltd., 1999. All rights reserved. Printed in Japan.

#### HITACHI