Data Sheet June 1996 File Number 4142 # 7V, 7A SynchroFET™ Complementary Drive Synchronous Half-Bridge Designed with the Pentium® in mind, the Intersil SynchroFET family provides a new approach for implementing a synchronous rectified buck switching regulator. The SynchroFET™ replaces two power DMOSs, a Schottky diode, two gate drivers and synchronous control circuitry. The complementary drive circuit turns the upper FET on and the lower FET off when the input from the PWM is high. When the input from the PWM goes low the upper FET turns off and the lower FET turns on. The HIP5016 has a PWM pin that inverts the relationship from the input to PHASE. This architecture allows the designer to utilize a low cost single-ended PWM controller in either a current or voltage mode configuration. The SynchroFET operates in continuous conduction mode reducing EMI constraints and enabling high bandwidth operation. Several features ensure easy start-up. First, the supply currents stay below specification as the supply voltages ramp up; no unexpected surges occur that might perturb a soft-start or deplete a charge-pump. Second, any power-up sequence of the V<sub>CC</sub>, V<sub>IN</sub>, or PWM pins can be used without causing large currents. Third, the chip operates when V<sub>CC</sub> is greater than 2V so V<sub>CC</sub> can be created from a charge pump powered from V<sub>IN</sub>. ## Ordering Information | PART NUMBER | TEMP.<br>RANGE (°C) | PACKAGE | PKG.<br>NO. | |-------------|---------------------|--------------------------------|-------------| | HIP5015IS | -40 to 85 | 7 Ld Gullwing SIP | Z7.05B | | HIP5015IS1 | -40 to 85 | 7 Ld Staggered<br>Vertical SIP | Z7.05C | | HIP5016IS | -40 to 85 | 7 Ld Gullwing SIP | Z7.05B | | HIP5016IS1 | -40 to 85 | 7 Ld Staggered<br>Vertical SIP | Z7.05C | #### **Features** - Complementary Drive, Half-Bridge Power NMOS - Use With Low-Cost Single-Output PWM Controllers - Improve Efficiency Over Conventional Buck Converter with Schottky Clamp - Minimum Deadtime Provided by Adaptive Shoot-Through Protection Eliminates External Schottky - · Grounded Case for Low EMI and Simple Heatsinking - · Low Operating Current - Frequency Exceeding 1MHz - Dual Polarity Input Options - All Pins Surge Protected #### **Applications** - 5V to ≤3.3V Synchronous Buck Converters - 3.3V to ≤2.9V Synchronous Buck Converters - Pentium Power Supplies - Bus Terminations (BTL and GTL) - Drive 5V Motors Directly from Microprocessor ## Typical Application Block Diagram #### SYNCHRONOUS RECTIFIED BUCK CONVERTER #### **Pinouts** HIP5015IS1, HIP5016IS1 (SIP - VERTICAL) Pentium® is a registered trademark of Intel Corporation. Synchror ETTM is a trademark of Intersil Corporation. odf. dzsc.com HIP5015IS, HIP5016IS (SIP - GULLWING) TOP VIEW # Non-Inverting SynchroFET Block Diagram #### HIP5015 # Inverting SynchroFET Block Diagram ### HIP5016 20 2----- ## HIP5015, HIP5016 #### **Absolute Maximum Ratings** | Supply Voltage, V <sub>CC</sub> | |----------------------------------------------------------| | Input Voltage V <sub>IN</sub> +7V | | I <sub>PHASE</sub> , I <sub>VIN</sub> , I <sub>GND</sub> | | PWM Input | | ESD Classification | | Lead Temperature (Soldering 10s) (Lead Tips Only) 300°C | | Storage Temperature Range65°C to 150°C | | Junction Temperature Range40°C to 150°C | #### **Operating Conditions** | Supply Voltage, V <sub>CC</sub> | |---------------------------------------------------------------------------| | Input Voltage V <sub>IN</sub> | | Supply Voltage, V <sub>CC</sub> , minimum for charge-pumped start-up+4.0V | #### **Thermal Information** (Typical) | | θJC†† | | θ | <sub>IA</sub> (°C/W | † | | |-----------|---------------------------------------------|----|----|---------------------|----|------| | Package | ( <sub>o</sub> C/M)<br>θ <sup>1</sup> C † † | 0 | 1 | 2 | 3 | 3††† | | SIP (IS) | 2 | 55 | 30 | 25 | 24 | 18 | | SIP (IS1) | 2 | 55 | - | - | - | - | - Versus additional square inches of 1 ounce copper on the printed circuit board. - $\dagger\dagger~~\theta_{JC}$ is typical with an infinite heatsink. - ††† 200 linear feet per minute of air flow. | I <sub>PHA</sub> | SE | | | | | <br> | | | | | | <br> | | | | | | | | | | 5 | A | |------------------|----|------|--|--|--|------|--|--|--|--|--|------|--|--|--|--|--|------|--|--|--|---|---| | $I_{VIN}$ | | <br> | | | | <br> | | | | | | <br> | | | | | | <br> | | | | 4 | A | | $I_{GND}$ | | <br> | | | | <br> | | | | | | <br> | | | | | | <br> | | | | 3 | A | CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the recommended operating conditions of this specification is not implied. ## **Electrical Specifications** | | | | т | յ = 25 <sup>0</sup> | С | T <sub>J</sub> = - | | | |---------------------------------------------|-------------------|---------------------------------------------|-----|---------------------|-----|--------------------|-----|-------| | PARAMETER | SYMBOL | TEST CONDITIONS | MIN | TYP | MAX | MIN | MAX | UNITS | | r <sub>DS(ON)</sub> Upper MOSFET | R <sub>DSU</sub> | V <sub>CC</sub> = 12V, V <sub>IN</sub> = 5V | - | 68 | 78 | - | 130 | mΩ | | r <sub>DS(ON)</sub> Lower MOSFET | R <sub>DSL</sub> | V <sub>CC</sub> = 12V, V <sub>IN</sub> = 5V | - | 72 | 82 | - | 136 | mΩ | | V <sub>IN</sub> Operating Current | I <sub>VINO</sub> | V <sub>IN</sub> = 5V, No Load, 500kHz | - | 1.8 | 4 | - | 5 | mA | | V <sub>IN</sub> Quiescent Current | I <sub>VIN</sub> | PWM or $\overline{PWM} = V_{CC}$ or GND | - | 0.1 | 10 | - | 100 | μА | | V <sub>CC</sub> Operating Current | Icco | V <sub>CC</sub> = 12V, 500kHz | - | 4.3 | 7 | - | 9 | mA | | V <sub>CC</sub> Quiescent Current (HIP5015) | IcciH | PWM = V <sub>CC</sub> | - | 40 | - | - | 300 | μА | | V <sub>CC</sub> Quiescent Current (HIP5015) | Iccil | PWM = GND | - | 0.1 | 10 | - | 100 | μΑ | | V <sub>CC</sub> Quiescent Current (HIP5016) | ICCNIH | PWM = V <sub>CC</sub> | - | 0.1 | 10 | - | 100 | μА | | V <sub>CC</sub> Quiescent Current (HIP5016) | ICCNIL | PWM = GND | - | 100 | - | - | 300 | μА | | Low Level PWM Input Voltage | V <sub>IL</sub> | | - | 1.8 | - | 1 | - | V | | High Level PWM Input Voltage | V <sub>IH</sub> | | - | 2.1 | - | - | 3 | V | | PWM Input Voltage Hysteresis | V <sub>IHYS</sub> | | - | 0.3 | - | - | - | V | | Input Pulldown Resistance (HIP5015) | R <sub>PWM</sub> | | - | 220 | - | 100 | 400 | kΩ | | Input Pullup Resistance (HIP5016) | R <sub>PWM</sub> | | - | 220 | - | 100 | 400 | kΩ | #### **Switching Specifications** | | | | т | յ = 25 <sup>0</sup> | С | T <sub>J</sub> = - | | | |-----------------------------|------------------|----------------------------------------------------|-----|---------------------|-----|--------------------|-----|-------| | PARAMETER | SYMBOL | TEST CONDITIONS | MIN | TYP | MAX | MIN | MAX | UNITS | | Upper Device Turn-Off Delay | t <sub>PHL</sub> | V <sub>CC</sub> = 12V, I <sub>PHASE</sub> = -0.5A | - | 30 | 50 | - | 80 | ns | | Lower Device Turn-Off Delay | t <sub>PLH</sub> | V <sub>CC</sub> = 12V, I <sub>PHASE</sub> = +0.5A | - | 30 | 50 | - | 80 | ns | | Dead Time | t <sub>DT</sub> | V <sub>CC</sub> = +12V, I <sub>PHASE</sub> = -0.5A | - | 10 | - | - | - | ns | | Phase Rise-Time | t <sub>r</sub> | V <sub>CC</sub> = 12V, I <sub>PHASE</sub> = -0.5A | - | 20 | - | - | - | ns | | Phase Fall-Time | t <sub>f</sub> | V <sub>CC</sub> = 12V, I <sub>PHASE</sub> = +0.5A | - | 20 | - | - | - | ns | 2 10 # HIP5015, HIP5016 # Pin Descriptions | SYMBOL | DESCRIPTION | |--------------------------------|-------------------------------------------------------------------------------| | V <sub>CC</sub> | Positive supply to control logic and gate drivers. De-couple this pin to GND. | | V <sub>IN</sub> | FET Switch Input Voltage. De-couple this pin to GND. | | PHASE | Output. | | PWM (HIP5015)<br>PWM (HIP5016) | Single Ended Control Input. This input connects to the PWM controller output. | | GND | System Ground. | # Timing Diagram NOTE: $I_{PHASE}$ = +0.5A for $t_{PLH}$ and $t_f,\ I_{PHASE}$ = -0.5A for $t_{PHL},\ t_{DT},$ and $t_f.$ FIGURE 1. ## **Typical Performance Curves** FIGURE 2. I<sub>CCO</sub> vs FREQUENCY FIGURE 3. I<sub>VINO</sub> vs FREQUENCY FIGURE 4. $R_{\rm DSU}$ vs $V_{\rm CC}$ FIGURE 5. $R_{\rm DSL}$ vs $V_{\rm CC}$ FIGURE 6. $\rm R_{DSU}$ or $\rm R_{DSL}$ vs temperature 2 12 ### HIP5015, HIP5016 All Intersil semiconductor products are manufactured, assembled and tested under ISO9000 quality systems certification. Intersil semiconductor products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries. For information regarding Intersil Corporation and its products, see web site http://www.intersil.com ## Sales Office Headquarters NORTH AMERICA Intersil Corporation P. O. Box 883, Mail Stop 53-204 Melbourne, FL 32902 TEL: (407) 724-7000 FAX: (407) 724-7240 **EUROPE** Intersil SA Mercure Center 100, Rue de la Fusee 1130 Brussels, Belgium TEL: (32) 2.724.2111 FAX: (32) 2.724.22.05 ΔSIΔ Intersil (Taiwan) Ltd. 7F-6, No. 101 Fu Hsing North Road Taipei, Taiwan Republic of China TEL: (886) 2 2716 9310 FAX: (886) 2 2715 3029 - - -