

## Features

- Stand-by current: 100µA (Typ.)
- On-chip regulator
- Adjustable output duration
- CDS input
- 40 second warm-up
- ON/AUTO/OFF selectable by MODE pin

## Applications

- PIR light controllers
- Motion detectors
- **General Description**

The HT761X is a CMOS LSI chip designed for use in automatic PIR lamp control. It can operate with a 2-wire configuration for triac applications or with a 3-wire configuration for relay applications. The chip is equipped with operational amplifiers, a comparator, timer, a zero crossing detector, control circuit, a voltage regulator, a system oscillator, and an output timing oscillator.

Its PIR sensor detects infrared power variations induced by the motion of a human body and transforms it to a voltage variation. If the

### **Selection Table**

- Override function
- Auto-reset if the ZC signal disappears over 3 seconds
- Operating voltage: 5V~12V
- 16 pin DIP or SOP packaging
- Alarm systems
- Auto door bells

PIR output voltage variation conforms to the criteria (refer to the functional description), the lamp is turned on with an adjustable duration.

The HT761X offers three operating modes (ON, AUTO, OFF) which can be set through the MODE pin. While the chip is working in the AUTO mode the user can override it and switch to the TEST mode, or manual ON mode, or return to the AUTO mode by switching the power switch. The chip is enclosed in a 16 pin DIP/SOP.

| Part Number | ZC off/on for override | Flash on<br>mode auto-<br>change | Override ON<br>duration | Comparator<br>window          | Effective<br>trigger width |
|-------------|------------------------|----------------------------------|-------------------------|-------------------------------|----------------------------|
| HT7610      | 2 times                | Flash                            | 8 hrs                   | $\frac{1}{16}(V_{DD}-V_{EE})$ | >24ms                      |
| HT7611      | 1 time                 | No flash                         | 8 hrs                   | $\frac{1}{16}(V_{DD}-V_{EE})$ | >24ms                      |





# Pin Assignment

| vssd | 1 16      |       | vss   | 1 16       | Норго |
|------|-----------|-------|-------|------------|-------|
|      |           |       |       |            |       |
|      |           |       |       |            |       |
| oscs | 4 13      | DOP10 | oscs□ | 4 13       |       |
| zc 🗆 | 5 12      | □OP1N | ZC    | 5 12       | DOP1N |
| CDS□ | 6 11      | □OP1P |       | 6 11       | DOP1P |
| MODE | 7 10      | □RSTB | MODE  | 7 10       | □RSTB |
|      | 8 9       | DVEE  |       | 89         |       |
| L    | HT761XA   |       |       | HT761XB    | 1     |
| _ '  | 16 DIP/SO | P     |       | 16 DIP/SO  | -     |
| REL  | _AY VERSI | ON    | TR    | IAC VERSIO | N     |

## **Block Diagram**





# **Pin Description**

| Pin No. |    | D' N     | T/O | Internal                                                                                                                                                                        | Description                                                                                                                                       |  |  |
|---------|----|----------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Α       | В  | Pin Name | I/O | Connection                                                                                                                                                                      | Description                                                                                                                                       |  |  |
| 1       | 1  | VSS      | Ι   |                                                                                                                                                                                 | Negative power supply                                                                                                                             |  |  |
| 2       |    | RELAY    | 0   | CMOS                                                                                                                                                                            | RELAY drive output through an external NPN transistor, active high                                                                                |  |  |
|         | 2  | TRIAC    | 0   | CMOS                                                                                                                                                                            | TRIAC drive output<br>The output is a pulse output when active.                                                                                   |  |  |
| 3       | 3  | OSCD     | I/O | PMOS IN<br>NMOS OUT<br>Output timing oscillator I/O<br>It is connected to an external RC to adjus<br>duration.                                                                  |                                                                                                                                                   |  |  |
| 4       | 4  | OSCS     | I/O | PMOS IN<br>NMOS OUT                                                                                                                                                             | System oscillator I/O OSCS is connected to an external RC to set the system frequency. The system frequency $\cong$ 16KHz for normal application. |  |  |
| 5       | 5  | ZC       | Ι   | CMOS                                                                                                                                                                            | Input for AC zero crossing detection                                                                                                              |  |  |
| 6       | 6  | CDS      | Ι   | CMOS CDS is connected to a CDS voltage div<br>daytime/night auto-detection. Low input to<br>can disable the PIR input. CDS a schmit<br>input with 5-second input debounce time. |                                                                                                                                                   |  |  |
| 7       | 7  | MODE     | I   | CMOS Operating mode selection input:<br>VDD: Output is always ON<br>VSS: Output is always OFF<br>Open: Auto detection                                                           |                                                                                                                                                   |  |  |
| 8       | 8  | VDD      | Ι   | _                                                                                                                                                                               | Positive power supply                                                                                                                             |  |  |
| 9       | 9  | VEE      | 0   | NMOS                                                                                                                                                                            | Regulated voltage output<br>The output voltage is about -4V with respect to<br>VDD.                                                               |  |  |
| 10      | 10 | RSTB     | Ι   | Pull-High                                                                                                                                                                       | Chip reset input, active low                                                                                                                      |  |  |
| 11      | 11 | OP1P     | Ι   | PMOS                                                                                                                                                                            | Noninverting input of OP1                                                                                                                         |  |  |
| 12      | 12 | OP1N     | Ι   | PMOS                                                                                                                                                                            | Inverting input of OP1                                                                                                                            |  |  |
| 13      | 13 | OP1O     | 0   | NMOS                                                                                                                                                                            | Output of OP1                                                                                                                                     |  |  |
| 14      | 14 | OP2P     | Ι   | PMOS                                                                                                                                                                            | Noninverting input of OP2                                                                                                                         |  |  |
| 15      | 15 | OP2N     | Ι   | PMOS                                                                                                                                                                            | Inverting input of OP2                                                                                                                            |  |  |
| 16      | 16 | OP2O     | 0   | NMOS                                                                                                                                                                            | Output of OP2                                                                                                                                     |  |  |



# **Absolute Maximum Ratings**

| Supply Voltage      | 0.3V to 13V          |
|---------------------|----------------------|
| Input Voltage       | VSS-0.3V to VDD+0.3V |
| Storage Temperature | 50°C to 125°C        |

| Operating Temperature25°C to 75°C |  |
|-----------------------------------|--|
| Zero Crossing Currentmax. 300µA   |  |

## **Electrical Characteristics**

| Ch h             | Descenter                               | Т               | est Condition                                      | N/2                | <b>T</b> |                     |      |  |
|------------------|-----------------------------------------|-----------------|----------------------------------------------------|--------------------|----------|---------------------|------|--|
| Symbol           | Parameter                               | V <sub>DD</sub> | Condition                                          | Min.               | Тур.     | Max.                | Unit |  |
| VDD              | Operating Voltage                       | _               | —                                                  | 5                  | 9        | 12                  | V    |  |
| VEE              | Regulator Output Voltage                | 12V             | V <sub>DD</sub> -V <sub>EE</sub>                   | 3.5                | 4        | 4.5                 | V    |  |
| I <sub>DD</sub>  | Operating Current                       | 12V             | No load, OSC on                                    |                    | 100      | 350                 | μA   |  |
| V <sub>TH1</sub> | CDS "H" Transfer Voltage                | 12V             | _                                                  | 6.4                | 8        | 9.6                 | V    |  |
| V <sub>TL1</sub> | CDS "L" Transfer Voltage                | 12V             |                                                    | 3.7                | 4.7      | 5.6                 | V    |  |
| I <sub>OH1</sub> | OUTPUT Source Current<br>(RELAY, TRIAC) |                 | V <sub>OH</sub> =10.8V                             | -6                 | -12      | _                   | mA   |  |
| I <sub>OL1</sub> | OUTPUT Sink Current<br>(RELAY, TRIAC)   |                 | Vol=1.2V                                           | 40                 | 80       | _                   | mA   |  |
| IOL2             | VEE Sink Current                        | 12V             | V <sub>DD</sub> -V <sub>EE</sub> =4V               | _                  | 1        |                     | mA   |  |
| VIH              | "H" Input Voltage                       |                 |                                                    | 0.8V <sub>DD</sub> |          |                     | V    |  |
| VIL              | "L" Input Voltage                       |                 | —                                                  | _                  |          | $0.2 V_{\text{DD}}$ | V    |  |
| V <sub>TH2</sub> | ZC "H" Transfer Voltage                 | 12V             | —                                                  | 4.7                | 6.7      | 8.7                 | V    |  |
| V <sub>TL2</sub> | ZC "L" Transfer Voltage                 | 12V             | —                                                  | 1.3                | 1.8      | 2.3                 | V    |  |
| F <sub>SYS</sub> | System Oscillator Frequency             |                 | R <sub>OSCS</sub> =560K<br>C <sub>OSCS</sub> =100P | 12.8               | 16       | 19.2                | KHz  |  |
| Fd               | Delay Oscillator Frequency              |                 | R <sub>OSCD</sub> =560K<br>C <sub>OSCD</sub> =100P | 12.8               | 16       | 19.2                | KHz  |  |
| Avo              | OP Amp Open Loop Gain                   |                 | No load                                            | 60                 | 80       | _                   | dB   |  |
| Vos              | OP Amp Input Offset Voltage             |                 | No load                                            | _                  | 10       | 35                  | mV   |  |



## **Trigger Timing**



Note: 1. The output is activated if the trigger signal conforms to the following criteria:

- More then 3 triggers within 2 seconds.
- A trigger signal sustain duration  $\geq$  0.34 secs.
- 2 trigger signals within 2 secs with one of the trigger signal sustain  $\ge 0.16$  secs.
- 2. The effective comparator output width can be selected to be 24ms or 32ms or 48ms by mask option. The default is 24ms (system frequency=16KHz).
- 3. The output duration is set by an external RC that is connected to the OSCD pin.



#### **Functional Description**

## VEE

VEE supplies power to the analog front end circuit with a stabilized voltage which is -4V with respect to VDD normally.

## oscs

OSCS is a system oscillator input pin. When it is connected to an external RC a system frequency of 16KHz can be generated.



Fig.1 System oscillator

#### OSCD

OSCD is an output timing oscillator input pin. It's connected to an external RC to obtain the desired output turn-on duration. Variable output turn-on durations can be achieved by selecting various values of RC or using a variable resistor.



Fig.2 Output timing oscillator

#### **RELAY (TRIAC)**

RELAY is an output pin set as a RELAY driving (active high) output for the HT761XA, or as a TRIAC driving (active low) output for the HT761XB.

The output active duration is controlled by the OSCD oscillating period.

|        | HT761XA | HT761XB |  |
|--------|---------|---------|--|
| OUTPUT | RELAY   | TRIAC   |  |

#### CDS

CDS is a CMOS schmitt trigger input structure. It is used to distinguish between day time and night time. When the input voltage of CDS is high the PIR input is enabled. On the other hand, when CDS is low the PIR input is disabled. The input disable to enable debounce time is 5 seconds. Connect this pin to VDD when not using this function. The CDS input is ignored when the output is active.





## MODE

MODE is a tri-state input pin used to select the operating mode.

| MODE<br>Status | Operating<br>Mode | Description                                                                                                                                                                                        |
|----------------|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VDD            | ON                | Output is always ON:<br>RELAY outputs high for<br>relay driving.<br>TRIAC pulse train output<br>is synchronized by ZC for<br>triac driving.                                                        |
| VSS            | OFF               | Output is always OFF:<br>RELAY outputs low for<br>relay driving.<br>TRIAC outputs high for<br>triac driving.                                                                                       |
| Open           | AUTO              | Outputs remain in the off<br>state until activated by a<br>valid PIR input trigger<br>signal. When working in<br>the AUTO mode, the chip<br>allows override control by<br>switching the ZC signal. |

## ZC

ZC is a CMOS input structure. It receives AC line frequency and generates zero crossing pulses to synchronize the triac driver. By effective ZC signal switching (switch OFF/ON 1 or 2 times within 3 seconds by mask option), the chip provides the following additional functions:

#### • Test mode control

Within 10 seconds after power-on, effective ZC switching will force the chip to enter the test mode. During the test mode, the outputs will be active for a duration of 2 seconds each time a valid PIR trigger signal is received. If a time interval exceeds 32 seconds without a valid trigger input, the chip will enter the AUTO mode automatically.



7



#### Override control

When the chip is working in the AUTO mode (MODE=open), the output is activated by a valid PIR trigger signal and the output active duration is controlled by the OSCD oscillating period. The lamp can be switched always to "ON" from the AUTO mode by either switching the MODE pin to VDD or switching the ZC signal by an OFF/ON operation of the power switch (OFF/ON once or twice within 3 seconds by mask option). The term "override" refers to the change of operating mode by switching the power switch. The chip can be toggled from ON to AUTO by an override operation. If the chip is overridden to ON and there is no further override operation, it will return to AUTO automatically after an internal preset ON time duration has elapsed. This override ON time duration can be set to 4 or 6 or 8 hours by mask option. The default is 8 hours.

The chip provides a mask option to decide the output flash times (3 times) when changing the operating mode. It will flash 3 times at a 1Hz rate each time the chip changes from the AUTO mode to another mode or flash 3 times at a 2Hz rate when returning to the AUTO mode. But if the AUTO mode is changed by switching the MODE switch it will not flash.



Fig.3 ZC override timing

### RSTB

RSTB is used to reset the chip. It is internal pull-high and active low.

The use of  $C_{RST}$  can extend the power-on initial time. If the RSTB pin is an open circuit (without  $C_{RST}$ ), the initial time is the default (40 secs).



Fig.4 RSTB application example

#### Power on initial

The PIR signal amplifier requires a warm up period after power-on. The input should be disabled during this period.

In the AUTO mode within the first 10 seconds of power-on initialization, the chip allows override control to enter the test mode. After 40 seconds of the initial time the chip allows override control between ON and AUTO. It will remain in the warm up period if the total initial time has not elapsed after returning to AUTO.

In case that the ZC signal disappears more than 3 seconds, the chip will restart the initialization operation. However, the restart initial time is always 40 seconds and cannot be extended by adding  $C_{RST}$  to the RSTB pin as shown in Fig.4.



### Mask options

The HT761X offers mask options to select the output flash (3 times) when changing the operating mode. The chip will flash 3 times at a 1Hz rate each time it changes from AUTO to another mode and flash 3 times at a 2Hz rate when it returns to the AUTO mode. However the chip will not flash if the mode is changed by switching the MODE switch.

- 4, 6, or 8 hour options to return to AUTO from override ON. The default is 8 hours.
- Options for effective override: Once or twice OFF/ON operation of power switch within 3 seconds. The default is OFF/ON twice.
- Options for output flash to indicate effective override operation. The default is to flash.
- Options for effective PIR trigger pulse width: >24mS, >32mS or >48mS. The default is 24ms.
- Options for setting comparator window to be  $\frac{1}{16}$ ,  $\frac{1}{113}$  or  $\frac{1}{9}$  (VDD-VEE). The default is

$$\frac{1}{16}$$
 (VDD-VEE).

#### **PIR amplifier**

Consult the diagram below for details on the PIR front end amplifier.

In Fig.5 there are 2 op-amps with different applications. OP1 can be used independently as a first stage inverting or non-inverting amplifier for the PIR.

As the output of OP2 is directly connected to the input of the comparator, it is used as a second



Fig. 5 PIR amplifier

stage amplifying device. The non-inverting input of OP2 is connected to the comparator's window centerpoint and can be used to check this voltage and to provide a bias voltage that is equal to the centerpoint voltage of the comparator. In Fig.5 the comparator can have 3 window levels set by mask option. 1.  $\frac{1}{16}$  (VDD–VEE), 2.  $\frac{1}{11.3}$  (VDD–VEE), 3.  $\frac{1}{9}$  (VDD–VEE). If the window level fails to be specified the default window is set to  $\frac{1}{16}$  (VDD–VEE). The preset voltage of VDD–VEE is 4V. The default values of VCP and V<sub>CN</sub> are therefore 0.25V, ( $\frac{4}{16}$ V).



#### Second stage amplifier



Fig.6 Typical second stage amplifier

Usually the second stage PIR amplifier is a simple capacitively coupled inverting amplifier with a low pass configuration. The noninverting input terminal is biased to the center point of the comparator window and the output of the second stage amplifier is directly coupled to the comparator center point.

In Fig.6 OP2P is directly connected to the comparator window center, and with the C3 filter it can act as the bias for OP2. For this configura-

tion 
$$A_V = \frac{R2}{R1}$$
, low cutoff frequency  $f_L = \frac{1}{2\pi R1C1}$ 

high cutoff frequency  $f_H = \frac{1}{2\pi R^2 C^2}$ . By chang-

ing the value of R2 the sensitivity can be varied. C1 and C3 should be of low leakage types to prevent the DC operating point from change due to current leakage.

Each op-amp current consumption is approximately  $5\mu A$  with the op-amps and comparator's working voltage all provided by the regulator.

Consult the following diagrams for typical PIR front end circuit.

#### First stage of PIR amplifier

Fig.7 shows a typical first stage amplifier. C2 and R2 form a simple low pass filter with cut off frequency at 7Hz. The low frequency response is governed by R1 and C1 with cut-off frequency at 0.33Hz.

$$A_{V} = \frac{(R1 + R2)}{R1}$$

Fig.7 and Fig.8 are similar but in Fig.8 the input signal of amplifier is taken from the drain of the PIR. This has higher gain than that in Fig.7. Since OP1 is a PMOS input  $V_D$  has to be greater than 1.2V for adequate operation.







Fig.8 High gain first stage



# **Application Circuit**

HT761XA relay application





2. Change C6 to obtain the desired adjusting range of output duration.

3. Change the value of C11 to  $0.33\mu\text{F/600V}$  for AC 220V application.



HT761XB triac application



- Note: 1. Adjust R10 to fit various CDS.
  - 2. Change C7 to obtain the desired adjusting range of output duration.
  - 3. Change the value of C10 to  $0.15\mu$ F/600V for AC 220V application.