

# HT9170 DTMF Receiver

## **Features**

- Operating voltage: 2.5V~5.5V
- Minimal external components
- No external filter is required
- Low standby current (on power down mode)
- Excellent performance

- Tristate data output for μC interface
- 3.58MHz crystal or ceramic resonator
- 1633Hz can be inhibited by the INH pin
- HT9170B: 18-pin DIP package HT9170D: 18-pin SOP package

## **General Description**

The HT9170 series are Dual Tone Multi Frequency (DTMF) receivers integrated with digital decoder and bandsplit filter functions. The HT9170B and HT9170D types supply power-down mode and inhibit mode operations. All types of the HT9170 series use digital counting techniques to detect and decode all the 16

DTMF tone pairs into a 4-bit code output.

Highly accurate switched capacitor filters are employed to divide tone (DTMF) signals into low and high group signals. A built-in dial tone rejection circuit is provided to eliminate the need for pre-filtering.

### **Selection Table**

| Function Part No. | Operating<br>Voltage | OSC<br>Frequency | Tristate<br>Data Output | Power<br>Down | 1633Hz<br>Inhibit | DV | DVB | Package |
|-------------------|----------------------|------------------|-------------------------|---------------|-------------------|----|-----|---------|
| HT9170B           | 2.5V~5.5V            | 3.58MHz          | V                       | $\sqrt{}$     | √                 | √  | _   | 18 DIP  |
| HT9170D           | 2.5V~5.5V            | 3.58MHz          | V                       | V             | V                 | 1  | _   | 18 SOP  |





## **Block Diagram**



## **Pin Assignment**





## **Pin Description**

| Pin Name | I/O | Internal<br>Connection   | Description                                                                                                                                   |
|----------|-----|--------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|
| VP       | I   | OPERATIONAL<br>AMPLIFIER | Operational amplifier non-inverting input                                                                                                     |
| VN       | I   |                          | Operational amplifier inverting input                                                                                                         |
| GS       | О   |                          | Operational amplifier output terminal                                                                                                         |
| VREF     | О   | VREF                     | Reference voltage output, normally $V_{DD}/2$                                                                                                 |
| X1       | I   |                          | The system oscillator consists of an inverter, a bias resistor                                                                                |
| X2       | 0   | OSCILLATOR               | and the necessary load capacitor on chip. A standard 3.579545MHz crystal connected to X1 and X2 terminals implements the oscillator function. |
| PWDN     | I   | CMOS IN<br>Pull-low      | Active high. This enables the device to go into power down mode and inhibits the oscillator. This pin input is internally pulled down.        |
| INH      | I   | CMOS IN<br>Pull-low      | Logic high. This inhibits the detection of tones representing characters A, B, C and D. This pin input is internally pulled down.             |
| VSS      | _   | _                        | Negative power supply                                                                                                                         |
| OE       | I   | CMOS IN<br>Pull-high     | D0~D3 output enable, high active                                                                                                              |
| D0~D3    | О   | CMOS OUT<br>Tristate     | Receiving data output terminals OE="H": Output enable OE="L": High impedance                                                                  |
| DV       | О   | CMOS OUT                 | Data valid output When the chip receives a valid tone (DTMF) signal, the DV goes high; otherwise it remains low.                              |
| EST      | О   | CMOS OUT                 | Early steering output (see Functional Description)                                                                                            |
| RT/GT    | I/O | CMOS IN/OUT              | Tone acquisition time and release time can be set through connection with external resistor and capacitor.                                    |
| VDD      |     | _                        | Positive power supply, 2.5V~5.5V for normal operation                                                                                         |
| DVB      | О   | CMOS OUT                 | One-shot type data valid output, normal high, when the chip receives a valid time (DTMF) signal, the DVB goes low for 10ms.                   |



## Approximate internal connection circuits



## **Absolute Maximum Ratings**

| Supply Voltage0.3V to 6V                       | Storage Temperature $-50^{\circ}\mathrm{C}$ to $125^{\circ}\mathrm{C}$ |
|------------------------------------------------|------------------------------------------------------------------------|
| Input Voltage $V_{SS}$ -0.3V to $V_{DD}$ +0.3V | Operating Temperature20°C to 75°C                                      |

Note: These are stress ratings only. Stresses exceeding the range specified under "Absolute Maximum Ratings" may cause substantial damage to the device. Functional operation of this device at other conditions beyond those listed in the specification is not implied and prolonged exposure to extreme conditions may affect device reliability.

## **D.C. Characteristics**

 $Ta=25^{\circ}C$ 

| G11               | D                         | 7                          | Test Conditions     | М:   | /D   | М    | Unit |
|-------------------|---------------------------|----------------------------|---------------------|------|------|------|------|
| Symbol            | Parameter                 | $\mathbf{V}_{\mathbf{DD}}$ | Conditions          | Min. | Тур. | Max. |      |
| $V_{ m DD}$       | Operating Voltage         | _                          | _                   | 2.5  | 5    | 5.5  | V    |
| $I_{\mathrm{DD}}$ | Operating Current         | 5V                         |                     |      | 3.0  | 7    | mA   |
| $I_{STB}$         | Standby Current           | 5V                         | PWDN=5V             | _    | 10   | 25   | μΑ   |
| $ m V_{IL}$       | "Low" Input Voltage       | 5V                         |                     |      | _    | 1.0  | V    |
| $V_{\mathrm{IH}}$ | "High" Input Voltage      | 5V                         | _                   | 4.0  | _    | _    | V    |
| $ m I_{IL}$       | "Low" Input Current       | 5V                         | $V_{VP}=V_{VN}=0V$  | _    | _    | 0.1  | μΑ   |
| $I_{\mathrm{IH}}$ | "High" Input Current      | 5V                         | $V_{VP}=V_{VN}=5V$  | _    | _    | 0.1  | μΑ   |
| $R_{OE}$          | Pull-high Resistance (OE) | 5V                         | V <sub>OE</sub> =0V | 60   | 100  | 150  | kΩ   |
| R <sub>IN</sub>   | Input Impedance (VN, VP)  | 5V                         | _                   |      | 10   |      | ΜΩ   |

4



| Symbol            | Domonoston                      | 7        | Test Conditions        | М:     | Т      | M      | T7   |  |
|-------------------|---------------------------------|----------|------------------------|--------|--------|--------|------|--|
|                   | Parameter                       | $V_{DD}$ | Conditions             | Min.   | Тур.   | Max.   | Unit |  |
| $I_{\mathrm{OH}}$ | Source Current (D0~D3, EST, DV) | 5V       | V <sub>OUT</sub> =4.5V | -0.4   | -0.8   |        | mA   |  |
| $I_{ m OL}$       | Sink Current (D0~D3, EST, DV)   | 5V       | V <sub>OUT</sub> =0.5V | 1.0    | 2.5    | _      | mA   |  |
| $f_{ m OSC}$      | System Frequency                | 5V       | Crystal=3.5795MHz      | 3.5759 | 3.5795 | 3.5831 | MHz  |  |

## A.C. Characteristics

 $f_{OSC}\text{=}3.5795MHz,\,Ta\text{=}25^{\circ}C$ 

| a 1 1            | Domon ston                                          | 7  | Test Conditions                                      | Min. | _    |      | TT       |
|------------------|-----------------------------------------------------|----|------------------------------------------------------|------|------|------|----------|
| Symbol           | Parameter                                           |    | OD Conditions                                        |      | Тур. | Max. | Unit     |
| DTMF S           | Signal                                              | •  |                                                      |      |      | •    |          |
|                  | In and C' and I and                                 | 3V |                                                      | -36  | _    | -6   | JD       |
|                  | Input Signal Level                                  | 5V |                                                      | -29  | _    | 1    | dBm      |
|                  | Twist Accept Limit (Positive)                       | 5V |                                                      | _    | 10   | _    | dB       |
|                  | Twist Accept Limit (Negative)                       | 5V |                                                      | _    | 10   | _    | dB       |
|                  | Dial Tone Tolerance                                 | 5V |                                                      | _    | 18   | _    | dB       |
|                  | Noise Tolerance                                     | 5V |                                                      | _    | -12  | _    | dB       |
|                  | Third Tone Tolerance                                | 5V |                                                      | _    | -16  | _    | dB       |
|                  | Frequency Deviation<br>Acceptance                   | 5V |                                                      | _    | _    | ±1.5 | %        |
|                  | Frequency Deviation Rejection                       | 5V |                                                      | ±3.5 | _    | _    | %        |
|                  | Power Up Time (t <sub>PU</sub> )<br>(See Figure 4.) | 5V |                                                      | _    | 30   | _    | ms       |
| Gain Se          | etting Amplifier                                    | •  |                                                      |      |      |      |          |
| $R_{IN}$         | Input Resistance                                    | 5V | _                                                    | _    | 10   | _    | ΜΩ       |
| $I_{IN}$         | Input Leakage Current                               | 5V | $V_{\rm SS} < (V_{\rm VP}, V_{\rm VN}) < V_{\rm DD}$ | _    | 0.1  | _    | μА       |
| $V_{OS}$         | Offset Voltage                                      | 5V | _                                                    | _    | ±25  | _    | mV       |
| $P_{SRR}$        | Power Supply Rejection                              | 5V |                                                      | _    | 60   | _    | dB       |
| $C_{MRR}$        | Common Mode Rejection                               | 5V | 100 Hz<br> -3V <v<sub>IN&lt;3V</v<sub>               | _    | 60   | _    | dB       |
| A <sub>VO</sub>  | Open Loop Gain                                      | 5V | , , , , , , , , , , , , , , , , , , ,                | _    | 65   | _    | dB       |
| $f_{\mathrm{T}}$ | Gain Band Width                                     | 5V | _                                                    | _    | 1.5  | _    | MHz      |
| $V_{OUT}$        | Output Voltage Swing                                | 5V | $R_L > 100 k\Omega$                                  | _    | 4.5  | _    | $V_{PP}$ |



| G 1 1             | D                                  | 7        | Test Conditions | B/F* | _    | Max. | Unit     |
|-------------------|------------------------------------|----------|-----------------|------|------|------|----------|
| Symbol            | Parameter                          | $V_{DD}$ | Conditions      | Min. | Тур. |      |          |
| $R_{ m L}$        | Load Resistance (GS)               | 5V       | _               | _    | 50   | _    | kΩ       |
| $\mathrm{C_L}$    | Load Capacitance (GS)              | 5V       |                 | _    | 100  | _    | pF       |
| $V_{\mathrm{CM}}$ | Common Mode Range                  | 5V       | No load         | _    | 3.0  | _    | $V_{PP}$ |
| Steering          | g Control                          |          |                 |      |      |      |          |
| $ m t_{DP}$       | Tone Present Detection Time        |          |                 | 5    | 16   | 22   | ms       |
| $t_{\mathrm{DA}}$ | Tone Absent Detection Time         |          |                 | _    | 4    | 8.5  | ms       |
| ${ m t_{ACC}}$    | Acceptable Tone Duration           |          |                 | _    | _    | 42   | ms       |
| $ m t_{REJ}$      | Rejected Tone Duration             |          |                 | 20   | _    | _    | ms       |
| ${ m t_{IA}}$     | Acceptable Inter-digit Pause       |          |                 | _    | _    | 42   | ms       |
| $\mathrm{t_{IR}}$ | Rejected Inter-digit Pause         |          |                 | 20   | _    | _    | ms       |
| $ m t_{PDO}$      | Propagation Delay<br>(RT/GT to DO) |          |                 | _    | 8    | 11   | μs       |
| $ m t_{PDV}$      | Propagation Delay<br>(RT/GT to DV) |          |                 | _    | 12   | _    | μs       |
| $t_{ m DOV}$      | Output Data Set Up (DO to DV)      |          |                 | _    | 4.5  | _    | μs       |
| ${ m t_{DDO}}$    | Disable Delay (OE to DO)           |          |                 | _    | 300  | _    | ns       |
| $ m t_{EDO}$      | Enable Delay (OE to DO)            |          |                 | _    | 50   | 60   | ns       |

Note: DO=D0~D3



Figure 1. Test circuit



## **Functional Description**

#### Overview

The HT9170 series tone decoders consist of three band pass filters and two digital decode circuits to convert a tone (DTMF) signal into digital code output.

An operational amplifier is built-in to adjust the input signal (refer to Figure 2).



(a) Standard input circuit



(b) Differential input circuit

Figure 2. Input operation for amplifier application circuits

The pre-filter is a band rejection filter which reduces the dialing tone from 350Hz to 400Hz.

The low group filter filters low group frequency signal output whereas the high group filter filters high group frequency signal output.

Each filter output is followed by a zero-crossing detector with hysteresis. When each signal amplitude at the output exceeds the specified level, it is transferred to full swing logic signal.

When input signals are recognized to be effective, DV becomes high, and the correct tone code (DTMF) digit is transferred.

### Steering control circuit

The steering control circuit is used for measuring the effective signal duration and for protecting against drop out of valid signals. It employs the analog delay by external RC time-constant controlled by EST.

The timing is shown in Figure 3. The EST pin is normally low and draws the RT/GT pin to keep low through discharge of external RC. When a valid tone input is detected, EST goes high to charge RT/GT through RC.

When the voltage of RT/GT changes from 0 to  $V_{TRT}$  (2.35V for 5V supply), the input signal is effective, and the correct code will be created by the code detector. After D0~D3 are completely latched, DV output becomes high. When the voltage of RT/GT falls down from VDD to  $V_{TRT}$  (i.e.., when there is no input tone), DV output becomes low, and D0~D3 keeps data until a next valid tone input is produced.

By selecting adequate external RC value, the minimum acceptable input tone duration  $(t_{ACC})$  and the minimum acceptable inter-tone rejection  $(t_{IR})$  can be set. External components (R,C) are chosen by the formula (refer to Figure 5.):

 $t_{ACC}=t_{DP}+t_{GTP};$ 

 $t_{IR}=t_{DA}+t_{GTA};$ 

where t<sub>ACC</sub>: Tone duration acceptable time

 $t_{DP}$ : EST output delay time ("L" $\rightarrow$ "H")

t<sub>GTP</sub>: Tone present time

t<sub>IR</sub>: Inter-digit pause rejection time

 $t_{DA}$ : EST output delay time ("H" $\rightarrow$ "L")

 $t_{GTA}$ : Tone absent time



## **Timing Diagrams**



Figure 3. Steering timing



Figure 4. Power up timing





(a) Fundamental circuit:

$$\begin{aligned} &t_{GTP} = R \times C \times Ln \; (V_{DD} \, / \, (V_{DD} \, \_ \, V_{TRT})) \\ &t_{GTA} = R \times C \times Ln \; (V_{DD} \, / \, V_{TRT}) \end{aligned}$$



(b)  $t_{GTP} < t_{GTA}$ :

$$\begin{aligned} & t_{GTP} = (R1 \ /\!/ \ R2) \times C \times Ln \ (V_{DD} \ \_V_{TRT})) \\ & t_{GTA} = R1 \times C \times Ln \ (V_{DD} \ / \ V_{TRT}) \end{aligned}$$



(c)  $t_{GTP} > t_{GTA}$ :

 $\begin{aligned} t_{GTP} &= R1 \times C \times Ln \; (V_{DD} \, / \, (V_{DD} - V_{TRT})) \\ t_{GTA} &= (R1 \, / \! / \, R2) \times C \times Ln \; (V_{DD} \, / \, V_{TRT}) \end{aligned}$ 

Figure 5. Steering time adjustment circuits

## **DTMF** dialing matrix





## DTMF data output table

| Low Group (Hz) | High Group (Hz) | Digit | OE | <b>D</b> 3 | D2 | D1 | D0 |
|----------------|-----------------|-------|----|------------|----|----|----|
| 697            | 1209            | 1     | Н  | L          | L  | L  | Н  |
| 697            | 1336            | 2     | Н  | L          | L  | Н  | L  |
| 697            | 1477            | 3     | Н  | L          | L  | Н  | Н  |
| 770            | 1209            | 4     | Н  | L          | Н  | L  | L  |
| 770            | 1336            | 5     | Н  | L          | Н  | L  | Н  |
| 770            | 1477            | 6     | Н  | L          | Н  | Н  | L  |
| 852            | 1209            | 7     | Н  | L          | Н  | Н  | Н  |
| 852            | 1336            | 8     | Н  | Н          | L  | L  | L  |
| 852            | 1477            | 9     | Н  | Н          | L  | L  | Н  |
| 941            | 1336            | 0     | Н  | Н          | L  | Н  | L  |
| 941            | 1209            | *     | Н  | Н          | L  | Н  | Н  |
| 941            | 1477            | #     | Н  | Н          | Н  | L  | L  |
| 697            | 1633            | A     | Н  | Н          | Н  | L  | Н  |
| 770            | 1633            | В     | Н  | Н          | Н  | Н  | L  |
| 852            | 1633            | C     | Н  | Н          | Н  | Н  | Н  |
| 941            | 1633            | D     | Н  | L          | L  | L  | L  |
|                |                 | ANY   | L  | Z          | Z  | Z  | Z  |

Z: High impedance

## Data output

The data outputs (D0~D3) are tristate outputs. When OE input becomes low, the data outputs (D0~D3) are high impedance.



## **Application Circuits**



Note: (a) X'TAL = 3.579545MHz crystal C1 = C2  $\cong$  20pF

(b) X'TAL = 3.58MHz ceramic resonator C1 = C2  $\cong$  39pF



## Holtek Semiconductor Inc. (Headquarters)

No.3 Creation Rd. II, Science-based Industrial Park, Hsinchu, Taiwan, R.O.C.

Tel: 886-3-563-1999 Fax: 886-3-563-1189

### Holtek Semiconductor Inc. (Taipei Office)

5F, No.576, Sec.7 Chung Hsiao E. Rd., Taipei, Taiwan, R.O.C.

Tel: 886-2-2782-9635

Fax: 886-2-2782-9636

Fax: 886-2-2782-7128 (International sales hotline)

#### Holtek Semiconductor (Hong Kong) Ltd.

RM.711, Tower 2, Cheung Sha Wan Plaza, 833 Cheung Sha Wan Rd., Kowloon, Hong Kong

Tel: 852-2-745-8288 Fax: 852-2-742-8657

## Copyright © 1999 by HOLTEK SEMICONDUCTOR INC.

The information appearing in this Data Sheet is believed to be accurate at the time of publication. However, Holtek assumes no responsibility arising from the use of the specifications described. The applications mentioned herein are used solely for the purpose of illustration and Holtek makes no warranty or representation that such applications will be suitable without further modification, nor recommends the use of its products for application that may present a risk to human life due to malfunction or otherwise. Holtek reserves the right to alter its products without prior notification. For the most up-to-date information, please visit our web site at http://www.holtek.com.tw.