

SONY

ICX224AQF

Diagonal 8mm (Type 1/2) Frame Readout CCD Image Sensor with Square Pixel for Color Cameras

**Description**

The ICX224AQF is a diagonal 8mm (Type 1/2) interline CCD solid-state image sensor with a square pixel array and 2.02M effective pixels. Frame readout allows all pixels' signals to be output independently within approximately 1/7.5 second. Also, the adoption of high frame rate readout mode supports 30 frames per second which is four times the speed in frame readout mode. This chip features an electronic shutter with variable charge-storage time. Adoption of a design specially suited for frame readout ensures a saturation signal level equivalent to when using field readout. High resolution and high color reproducibility are achieved through the use of R, G, B primary color mosaic filters. Further, high sensitivity and low dark current are achieved through the adoption of Super HAD CCD technology.

This chip is suitable for applications such as electronic still cameras, PC input cameras, etc.

**Features**

- Supports frame readout
- High horizontal and vertical resolution
- Supports high frame rate readout mode: 30 frames/s
- Square pixel
- Horizontal drive frequency: 18MHz
- No voltage adjustments (reset gate and substrate bias are not adjusted.)
- R, G, B primary color mosaic filters on chip
- High color reproducibility, high sensitivity, low smear
- Continuous variable-speed shutter
- Low dark current, excellent anti-blooming characteristics
- 20-pin high-precision plastic package (top/bottom dual surface reference possible)

**Device Structure**

- Interline CCD image sensor
- Image size: Diagonal 8mm (Type 1/2)
- Total number of pixels: 1688 (H) × 1248 (V) approx. 2.11M pixels
- Number of effective pixels: 1636 (H) × 1236 (V) approx. 2.02M pixels
- Number of active pixels: 1620 (H) × 1220 (V) approx. 1.98M pixels
- Chip size: 7.6mm (H) × 6.2mm (V)
- Unit cell size: 3.9μm (H) × 3.9μm (V)
- Optical black: Horizontal (H) direction: Front 4 pixels, rear 48 pixels  
Vertical (V) direction: Front 10 pixels, rear 2 pixels
- Number of dummy bits: Horizontal 28  
Vertical 1 (even fields only)
- Substrate material: Silicon

**Super HAD CCD®**

\* Super HAD CCD is a registered trademark of Sony Corporation. Super HAD CCD is a CCD that drastically improves sensitivity by introducing newly developed semiconductor technology by Sony Corporation into Sony's high-performance HAD (Hole-Accumulation Diode) sensor

Sony reserves the right to change products and specifications without prior notice. This information does not convey any license by any implication or otherwise under any patents or other right. Application circuits shown, if any, are typical examples illustrating the operation of the devices. Sony cannot assume responsibility for any problems arising out of the use of these circuits.

20 pin SOP (Plastic)



Optical black position  
(Top View)

## Block Diagram and Pin Configuration

(Top View)



## Pin Description

| Pin No. | Symbol           | Description                      | Pin No. | Symbol           | Description                        |
|---------|------------------|----------------------------------|---------|------------------|------------------------------------|
| 1       | V $\phi$ 4       | Vertical register transfer clock | 11      | V <sub>DD</sub>  | Supply voltage                     |
| 2       | V $\phi$ 3A      | Vertical register transfer clock | 12      | $\phi$ RG        | Reset gate clock                   |
| 3       | V $\phi$ 3B      | Vertical register transfer clock | 13      | H $\phi$ 2       | Horizontal register transfer clock |
| 4       | V $\phi$ 2       | Vertical register transfer clock | 14      | H $\phi$ 1       | Horizontal register transfer clock |
| 5       | V $\phi$ 1A      | Vertical register transfer clock | 15      | GND              | GND                                |
| 6       | V $\phi$ 1B      | Vertical register transfer clock | 16      | $\phi$ SUB       | Substrate clock                    |
| 7       | GND              | GND                              | 17      | C <sub>SUB</sub> | Substrate bias*1                   |
| 8       | NC               |                                  | 18      | V <sub>L</sub>   | Protective transistor bias         |
| 9       | GND              | GND                              | 19      | H $\phi$ 1       | Horizontal register transfer clock |
| 10      | V <sub>OUT</sub> | Signal output                    | 20      | H $\phi$ 2       | Horizontal register transfer clock |

\*1 DC bias is generated within the CCD, so that this pin should be grounded externally through a capacitance of 0.1 $\mu$ F.

**Absolute Maximum Ratings**

|                                       | Item                                                                                              | Ratings      | Unit | Remarks |
|---------------------------------------|---------------------------------------------------------------------------------------------------|--------------|------|---------|
| Against $\phi$ SUB                    | $V_{DD}$ , $V_{OUT}$ , $\phi$ RG – $\phi$ SUB                                                     | –40 to +12   | V    |         |
|                                       | $V_{\phi 1A}$ , $V_{\phi 1B}$ , $V_{\phi 3A}$ , $V_{\phi 3B}$ – $\phi$ SUB                        | –50 to +15   | V    |         |
|                                       | $V_{\phi 2}$ , $V_{\phi 4}$ , $V_L$ – $\phi$ SUB                                                  | –50 to +0.3  | V    |         |
|                                       | $H_{\phi 1}$ , $H_{\phi 2}$ , GND – $\phi$ SUB                                                    | –40 to +0.3  | V    |         |
|                                       | $C_{SUB}$ – $\phi$ SUB                                                                            | –25 to       | V    |         |
| Against GND                           | $V_{DD}$ , $V_{OUT}$ , $\phi$ RG, $C_{SUB}$ – GND                                                 | –0.3 to +22  | V    |         |
|                                       | $V_{\phi 1A}$ , $V_{\phi 1B}$ , $V_{\phi 2}$ , $V_{\phi 3A}$ , $V_{\phi 3B}$ , $V_{\phi 4}$ – GND | –10 to +18   | V    |         |
|                                       | $H_{\phi 1}$ , $H_{\phi 2}$ – GND                                                                 | –10 to +6.5  | V    |         |
| Against $V_L$                         | $V_{\phi 1A}$ , $V_{\phi 1B}$ , $V_{\phi 3A}$ , $V_{\phi 3B}$ – $V_L$                             | –0.3 to +28  | V    |         |
|                                       | $V_{\phi 2}$ , $V_{\phi 4}$ , $H_{\phi 1}$ , $H_{\phi 2}$ , GND – $V_L$                           | –0.3 to +15  | V    |         |
| Between input clock pins              | Voltage difference between vertical clock input pins                                              | to +15       | V    | *2      |
|                                       | $H_{\phi 1}$ – $H_{\phi 2}$                                                                       | –6.5 to +6.5 | V    |         |
|                                       | $H_{\phi 1}$ , $H_{\phi 2}$ – $V_{\phi 4}$                                                        | –10 to +16   | V    |         |
| Storage temperature                   |                                                                                                   | –30 to +80   | °C   |         |
| Guaranteed temperature of performance |                                                                                                   | –10 to +60   | °C   |         |
| Operating temperature                 |                                                                                                   | –10 to +75   | °C   |         |

\*2 +24V (Max.) when clock width < 10μs, clock duty factor < 0.1%.

+16V (Max.) is guaranteed for turning on or off power supply.

**Bias Conditions**

| Item                       | Symbol           | Min.  | Typ. | Max.  | Unit | Remarks |
|----------------------------|------------------|-------|------|-------|------|---------|
| Supply voltage             | V <sub>DD</sub>  | 14.55 | 15.0 | 15.45 | V    |         |
| Protective transistor bias | V <sub>L</sub>   |       | *1   |       |      |         |
| Substrate clock            | φ <sub>SUB</sub> |       | *2   |       |      |         |
| Reset gate clock           | φ <sub>RG</sub>  |       | *2   |       |      |         |

\*1 V<sub>L</sub> setting is the V<sub>VL</sub> voltage of the vertical transfer clock waveform, or the same voltage as the V<sub>L</sub> power supply for the V driver should be used.

\*2 Do not apply a DC bias to the substrate clock and reset gate clock pins, because a DC bias is generated within the CCD.

**DC Characteristics**

| Item           | Symbol          | Min. | Typ. | Max. | Unit | Remarks |
|----------------|-----------------|------|------|------|------|---------|
| Supply current | I <sub>DD</sub> | 4.0  | 7.0  | 10.0 | mA   |         |

**Clock Voltage Conditions**

| Item                              | Symbol                                                                    | Min.  | Typ. | Max.  | Unit | Waveform diagram | Remarks                                                            |
|-----------------------------------|---------------------------------------------------------------------------|-------|------|-------|------|------------------|--------------------------------------------------------------------|
| Readout clock voltage             | V <sub>VT</sub>                                                           | 14.55 | 15.0 | 15.45 | V    | 1                |                                                                    |
| Vertical transfer clock voltage   | V <sub>VH1</sub> , V <sub>VH2</sub>                                       | -0.05 | 0    | 0.05  | V    | 2                | V <sub>VH</sub> = (V <sub>VH1</sub> + V <sub>VH2</sub> )/2         |
|                                   | V <sub>VH3</sub> , V <sub>VH4</sub>                                       | -0.2  | 0    | 0.05  | V    | 2                |                                                                    |
|                                   | V <sub>VL1</sub> , V <sub>VL2</sub> , V <sub>VL3</sub> , V <sub>VL4</sub> | -8.0  | -7.5 | -7.0  | V    | 2                | V <sub>VL</sub> = (V <sub>VL3</sub> + V <sub>VL4</sub> )/2         |
|                                   | V <sub>φV</sub>                                                           | 6.8   | 7.5  | 8.05  | V    | 2                | V <sub>φV</sub> = V <sub>VHn</sub> - V <sub>VLn</sub> (n = 1 to 4) |
|                                   | V <sub>VH3</sub> - V <sub>VH</sub>                                        | -0.25 |      | 0.1   | V    | 2                |                                                                    |
|                                   | V <sub>VH4</sub> - V <sub>VH</sub>                                        | -0.25 |      | 0.1   | V    | 2                |                                                                    |
|                                   | V <sub>VHH</sub>                                                          |       |      | 1.4   | V    | 2                | High-level coupling                                                |
|                                   | V <sub>VHL</sub>                                                          |       |      | 1.3   | V    | 2                | High-level coupling                                                |
|                                   | V <sub>VLH</sub>                                                          |       |      | 1.4   | V    | 2                | Low-level coupling                                                 |
|                                   | V <sub>VLL</sub>                                                          |       |      | 0.8   | V    | 2                | Low-level coupling                                                 |
| Horizontal transfer clock voltage | V <sub>φH</sub>                                                           | 4.75  | 5.0  | 5.25  | V    | 3                |                                                                    |
|                                   | V <sub>HL</sub>                                                           | -0.05 | 0    | 0.05  | V    | 3                |                                                                    |
|                                   | V <sub>CR</sub>                                                           | 0.5   | 1.65 |       | V    | 3                | Cross-point voltage                                                |
| Reset gate clock voltage          | V <sub>φRG</sub>                                                          | 3.0   | 3.3  | 5.25  | V    | 4                |                                                                    |
|                                   | V <sub>RGLH</sub> - V <sub>RGLL</sub>                                     |       |      | 0.4   | V    | 4                | Low-level coupling                                                 |
|                                   | V <sub>RGL</sub> - V <sub>RGLm</sub>                                      |       |      | 0.5   | V    | 4                | Low-level coupling                                                 |
| Substrate clock voltage           | V <sub>φSUB</sub>                                                         | 21.5  | 22.5 | 23.5  | V    | 5                |                                                                    |

## Clock Equivalent Circuit Constant

| Item                                                  | Symbol                           | Min. | Typ. | Max. | Unit     | Remarks |
|-------------------------------------------------------|----------------------------------|------|------|------|----------|---------|
| Capacitance between vertical transfer clock and GND   | $C_{\phi V1A}, C_{\phi V3A}$     |      | 390  |      | pF       |         |
|                                                       | $C_{\phi V1B}, C_{\phi V3B}$     |      | 1800 |      | pF       |         |
|                                                       | $C_{\phi V2}, C_{\phi V4}$       |      | 1800 |      | pF       |         |
| Capacitance between vertical transfer clocks          | $C_{\phi V1A2}, C_{\phi V3A4}$   |      | 220  |      | pF       |         |
|                                                       | $C_{\phi V1B2}, C_{\phi V3B4}$   |      | 470  |      | pF       |         |
|                                                       | $C_{\phi V23A}, C_{\phi V41A}$   |      | 120  |      | pF       |         |
|                                                       | $C_{\phi V23B}, C_{\phi V41B}$   |      | 330  |      | pF       |         |
|                                                       | $C_{\phi V1A3A}$                 |      | 120  |      | pF       |         |
|                                                       | $C_{\phi V1B3B}$                 |      | 120  |      | pF       |         |
|                                                       | $C_{\phi V1A3B}, C_{\phi V1B3A}$ |      | 270  |      | pF       |         |
|                                                       | $C_{\phi V24}$                   |      | 330  |      | pF       |         |
|                                                       | $C_{\phi V1A1B}, C_{\phi V3A3B}$ |      | 180  |      | pF       |         |
| Capacitance between horizontal transfer clock and GND | $C_{\phi H1}$                    |      | 120  |      | pF       |         |
|                                                       | $C_{\phi H2}$                    |      | 120  |      | pF       |         |
| Capacitance between horizontal transfer clocks        | $C_{\phi HH}$                    |      | 30   |      | pF       |         |
| Capacitance between reset gate clock and GND          | $C_{\phi RG}$                    |      | 8    |      | pF       |         |
| Capacitance between substrate clock and GND           | $C_{\phi SUB}$                   |      | 820  |      | pF       |         |
| Vertical transfer clock series resistor               | $R_{1A}, R_{3A}$                 |      | 75   |      | $\Omega$ |         |
|                                                       | $R_{1B}, R_{3B}$                 |      | 100  |      | $\Omega$ |         |
|                                                       | $R_2, R_4$                       |      | 120  |      | $\Omega$ |         |
| Vertical transfer clock ground resistor               | $R_{GND}$                        |      | 30   |      | $\Omega$ |         |
| Horizontal transfer clock series resistor             | $R_{\phi H}$                     |      | 5    |      | $\Omega$ |         |



Vertical transfer clock equivalent circuit



Horizontal transfer clock equivalent circuit

### Drive Clock Waveform Conditions

#### (1) Readout clock waveform



#### (2) Vertical transfer clock waveform



$$V_{VH} = (V_{VH1} + V_{VH2})/2$$

$$V_{VL} = (V_{VL3} + V_{VL4})/2$$

$$V_{\phi V} = V_{VHn} - V_{VLn} \quad (n = 1 \text{ to } 4)$$

**(3) Horizontal transfer clock waveform**

Cross-point voltage for the  $H\phi_1$  rising side of the horizontal transfer clocks  $H\phi_1$  and  $H\phi_2$  waveforms is  $V_{CR}$ . The overlap period for  $twh$  and  $twl$  of horizontal transfer clocks  $H\phi_1$  and  $H\phi_2$  is two.

**(4) Reset gate clock waveform**

$VRGLH$  is the maximum value and  $VRGLL$  is the minimum value of the coupling waveform during the period from Point A in the above diagram until the rising edge of RG.

In addition,  $VRGL$  is the average value of  $VRGLH$  and  $VRGLL$ .

$$VRGL = (VRGLH + VRGLL)/2$$

Assuming  $VRGH$  is the minimum value during the interval  $twh$ , then:

$$V\phi_{RG} = VRGH - VRGL$$

Negative overshoot level during the falling edge of RG is  $VRGLm$ .

**(5) Substrate clock waveform**

**Clock Switching Characteristics** (Horizontal drive frequency: 18MHz)

| Item                      | Symbol                                                                                                              | twh             |      |      | twl  |      |      | tr   |      |      | tf   |      |      | Unit                | Remarks              |
|---------------------------|---------------------------------------------------------------------------------------------------------------------|-----------------|------|------|------|------|------|------|------|------|------|------|------|---------------------|----------------------|
|                           |                                                                                                                     | Min.            | Typ. | Max. | Min. | Typ. | Max. | Min. | Typ. | Max. | Min. | Typ. | Max. |                     |                      |
| Readout clock             | V <sub>T</sub>                                                                                                      | 1.36            | 1.56 |      |      |      |      | 0.5  |      |      | 0.5  |      |      | μs                  | During readout       |
| Vertical transfer clock   | V <sub>Φ1A</sub> , V <sub>Φ1B</sub> ,<br>V <sub>Φ2</sub> , V <sub>Φ3A</sub> ,<br>V <sub>Φ3B</sub> , V <sub>Φ4</sub> |                 |      |      |      |      |      |      |      |      | 15   |      | 250  | ns                  | When using CXD1267AN |
| Horizontal transfer clock | During imaging                                                                                                      | H <sub>Φ1</sub> | 14   | 19.5 |      | 14   | 19.5 |      | 8.5  | 14   |      | 8.5  | 14   | ns                  | tf ≥ tr - 2ns        |
|                           | During parallel-serial conversion                                                                                   | H <sub>Φ2</sub> | 14   | 19.5 |      | 14   | 19.5 |      | 8.5  | 14   |      | 8.5  | 14   |                     |                      |
| Reset gate clock          | Φ <sub>RG</sub>                                                                                                     | 7               | 10   |      | 37   |      |      | 4    |      |      | 5    |      |      | ns                  |                      |
| Substrate clock           | Φ <sub>SUB</sub>                                                                                                    | 1.7             | 3.6  |      |      |      |      |      |      | 0.5  |      | 0.5  | μs   | During drain charge |                      |

| Item                      | Symbol                            | two  |      |      | Unit | Remarks |
|---------------------------|-----------------------------------|------|------|------|------|---------|
|                           |                                   | Min. | Typ. | Max. |      |         |
| Horizontal transfer clock | H <sub>Φ1</sub> , H <sub>Φ2</sub> | 12   | 19.5 |      | ns   |         |

**Spectral Sensitivity Characteristics** (excludes lens characteristics and light source characteristics)

## Image Sensor Characteristics

(Ta = 25°C)

| Item                   | Symbol | Min. | Typ.  | Max.   | Unit | Measurement method | Remarks                               |
|------------------------|--------|------|-------|--------|------|--------------------|---------------------------------------|
| G sensitivity          | Sg     | 220  | 270   |        | mV   | 1                  | 1/30s accumulation                    |
| Sensitivity comparison | R      | 0.35 | 0.5   | 0.65   |      | 1                  |                                       |
|                        | B      | 0.5  | 0.65  | 0.8    |      | 1                  |                                       |
| Saturation signal      | Vsat   | 500  |       |        | mV   | 2                  | Ta = 60°C                             |
| Smear                  | Sm     |      | 0.001 | 0.0025 | %    | 3                  | Frame readout mode <sup>*1</sup>      |
|                        |        |      | 0.004 | 0.01   |      |                    | High frame rate readout mode          |
| Video signal shading   | SHg    |      |       | 20     | %    | 4                  | Zone 0 and I                          |
|                        |        |      |       | 25     | %    | 4                  | Zone 0 to II'                         |
| Dark signal            | Vdt    |      |       | 8      | mV   | 5                  | Ta = 60°C, 7.5 frame/s                |
| Dark signal shading    | ΔVdt   |      |       | 4      | mV   | 6                  | Ta = 60°C, 7.5 frame/s, <sup>*2</sup> |
| Line crawl G           | Lcg    |      |       | 3.8    | %    | 7                  |                                       |
| Line crawl R           | Lcr    |      |       | 3.8    | %    | 7                  |                                       |
| Line crawl B           | Lcb    |      |       | 3.8    | %    | 7                  |                                       |
| Lag                    | Lag    |      |       | 0.5    | %    | 8                  |                                       |

<sup>\*1</sup> After closing the mechanical shutter, the smear can be reduced to below the detection limit by performing vertical register sweep operation.

<sup>\*2</sup> Excludes vertical dark signal shading caused by vertical register high-speed transfer.

## Zone Definition of Video Signal Shading



## Measurement System



**Note)** Adjust the amplifier gain so that the gain between [A] and [B], and between [A] and [C] equals 1.

## Image Sensor Characteristics Measurement Method

### ◎ Color coding of this image sensor & Readout



### ◎ Readout modes

The diagram below shows the output methods for the following two readout modes.



**Note)** Blacked out portions in the diagram indicate pixels which are not read out.

Output starts from the line 5 in high frame rate readout mode.

#### 1. Frame readout mode

In this mode, all pixel signals are divided into two fields and output.

All pixel signals are read out independently, making this mode suitable for high resolution image capturing.

#### 2. High frame rate readout mode

All effective area signals are output in 1/4 the period for frame readout mode by reading out two lines for every eight lines. The number of output lines is 325 lines.

This readout mode emphasizes processing speed over vertical resolution.

### ◎ Measurement conditions

- 1) In the following measurements, the device drive conditions are at the typical values of the bias and clock voltage conditions, and the frame readout mode is used.
- 2) In the following measurements, spot blemishes are excluded and, unless otherwise specified, the optical black level (OB) is used as the reference for the signal output, which is taken as the value of the Gr/Gb channel signal output or the R/B channel signal output of the measurement system.

### ◎ Definition of standard imaging conditions

#### 1) Standard imaging condition I:

Use a pattern box (luminance: 706cd/m<sup>2</sup>, color temperature of 3200K halogen source) as a subject. (Pattern for evaluation is not applicable.) Use a testing standard lens with CM500S (t = 1.0mm) as an IR cut filter and image at F5.6. The luminous intensity to the sensor receiving surface at this point is defined as the standard sensitivity testing luminous intensity.

#### 2) Standard imaging condition II:

Image a light source (color temperature of 3200K) with a uniformity of brightness within 2% at all angles. Use a testing standard lens with CM500S (t = 1.0mm) as an IR cut filter. The luminous intensity is adjusted to the value indicated in each testing item by the lens diaphragm.

#### 3) Standard imaging condition III:

Image a light source (color temperature of 3200K) with a uniformity of brightness within 2% at all angles. Use a testing standard lens (exit pupil distance -33mm) with CM500S (t = 1.0mm) as an IR cut filter. The luminous intensity is adjusted to the value indicated in each testing item by the lens diaphragm.

#### 1. G sensitivity, sensitivity comparison

Set to standard imaging condition I. After selecting the electronic shutter mode with a shutter speed of 1/100s, measure the signal outputs (V<sub>Gr</sub>, V<sub>Gb</sub>, V<sub>R</sub> and V<sub>B</sub>) at the center of each Gr, Gb, R and B channel screen, and substitute the values into the following formulas.

$$V_G = (V_{Gr} + V_{Gb})/2$$

$$S_g = V_G \times 100/30 \text{ [mV]}$$

$$R_r = V_R/V_G$$

$$R_b = V_B/V_G$$

#### 2. Saturation signal

Set to standard imaging condition II. After adjusting the luminous intensity to 20 times the intensity with the average value of the Gr signal output, 150mV, measure the minimum values of the Gr, Gb, R and B signal outputs.

#### 3. Smear

Set to standard imaging condition II. With the lens diaphragm at F5.6 to F8, first adjust the average value of the Gr signal output to 150mV. Measure the average values of the Gr signal output, Gb signal output, R signal output and B signal output (Gra, Gba, Ra, Ba), and then adjust the luminous intensity to 500 times the intensity with the average value of the Gr signal output, 150mV. After the readout clock is stopped and the charge drain is executed by the electronic shutter at the respective H blankings, measure the maximum value (V<sub>sm</sub> [mV]) independent of the Gr, Gb, R and B signal outputs, and substitute the values into the following formula.

$$S_m = V_{sm} \div \frac{Gra + Gba + Ra + Ba}{4} \times \frac{1}{500} \times \frac{1}{10} \times 100 \text{ [%]} \text{ (1/10V method conversion value)}$$

#### 4. Video signal shading

Set to standard imaging condition III. With the lens diaphragm at F5.6 to F8, adjust the luminous intensity so that the average value of the Gr signal output is 150mV. Then measure the maximum (Grmax [mV]) and minimum (Grmin [mV]) values of the Gr signal output and substitute the values into the following formula.

$$SHg = (Grmax - Grmin)/150 \times 100 [\%]$$

#### 5. Dark signal

Measure the average value of the signal output (Vdt [mV]) with the device ambient temperature 60°C and the device in the light-obstructed state, using the horizontal idle transfer level as a reference.

#### 6. Dark signal shading

After measuring 5, measure the maximum (Vdmax [mV]) and minimum (Vdmin [mV]) values of the dark signal output and substitute the values into the following formula.

$$\Delta Vdt = Vdmax - Vdmin [mV]$$

#### 7. Line crawl

Set to standard imaging condition II. Adjusting the luminous intensity so that the average value of the Gr signal output is 150mV, and then insert R, G and B filters and measure the difference between G signal lines ( $\Delta G_{Ir}$ ,  $\Delta G_{Ig}$ ,  $\Delta G_{Ib}$  [mV]) as well as the average value of the G signal output ( $G_{Ar}$ ,  $G_{Ag}$ ,  $G_{Ab}$ ). Substitute the values into the following formula.

$$Lci = \Delta G_{Ii}/G_{Ai} \times 100 [\%] (i = r, g, b)$$

#### 8. Lag

Adjust the Gr signal output value generated by strobe light to 150mV. After setting the strobe light so that it strobes with the following timing, measure the residual signal (Vlag). Substitute the value into the following formula.

$$Lag = (Vlag/150) \times 100 [\%]$$





### Notes

#### Substrate bias control

1. The saturation signal level decreases when exposure is performed using the mechanical shutter, so control the substrate bias.
2. A saturation signal level equivalent to that for continuous exposure can be assured by connecting a 4.7kΩ grounding resistor to the CCD C<sub>sub</sub> pin.

Drive timing precautions

1. Blooming occurs in modes (monitoring, etc.) that do not use the mechanical shutter, so do not ground the connected 4.7kΩ resistor.
2. If it is slow, so the internally generated voltage V<sub>sub</sub> may not drop to a sufficiently low level if the substrate bias control signal is not set to high level 20ms before entering the exposure period and the 4.7kΩ resistor connected to the C<sub>sub</sub> pin is not grounded.
3. The blooming signal generated during exposure in mechanical shutter mode is swept by providing one field or more of idle transfer through vertical register high-speed sweep transfer from the time the mechanical shutter closes until sensor readout is performed. However, note that the V<sub>L</sub> potential and the φSUB pin DC voltage sag at this time.

## Drive Timing Chart (Vertical Sequence) High Frame Rate Readout Mode → Frame Readout Mode/Electronic Shutter Normal Operation



## Drive Timing Chart (Vertical Sync) Frame Readout Mode



## Drive Timing Chart (Vertical Sync) Frame Readout Mode



## Drive Timing Chart (Vertical Sync) Frame Readout Mode



**Drive Timing Chart (Vertical Sync) High Frame Rate Readout Mode**

**Drive Timing Chart (Vertical Sync) High Frame Rate Readout Mode****"d" Enlarged**

**Drive Timing Chart (Horizontal Sync) Frame Readout Mode**

**Drive Timing Chart (Horizontal Sync) High Frame Rate Readout Mode**

## Notes on Handling

### 1) Static charge prevention

CCD image sensors are easily damaged by static discharge. Before handling be sure to take the following protective measures.

- Either handle bare handed or use non-chargeable gloves, clothes or material.  
Also use conductive shoes.
- When handling directly use an earth band.
- Install a conductive mat on the floor or working table to prevent the generation of static electricity.
- Ionized air is recommended for discharge when handling CCD image sensors.
- For the shipment of mounted substrates, use boxes treated for the prevention of static charges.

### 2) Soldering

- Make sure the package temperature does not exceed 80°C.
- Solder dipping in a mounting furnace causes damage to the glass and other defects. Use a ground 30W soldering iron and solder each pin in less than 2 seconds. For repairs and remount, cool sufficiently.
- To dismount an image sensor, do not use a solder suction equipment. When using an electric desoldering tool, use a thermal controller of the zero-cross On/Off type and connect it to ground.

### 3) Dust and dirt protection

Image sensors are packed and delivered by taking care of protecting its glass plates from harmful dust and dirt. Clean glass plates with the following operations as required, and use them.

- Perform all assembly operations in a clean room (class 1000 or less).
- Do not either touch glass plates by hand or have any object come in contact with glass surfaces. Should dirt stick to a glass surface, blow it off with an air blower. (For dirt stuck through static electricity ionized air is recommended.)
- Clean with a cotton bud and ethyl alcohol if grease stained. Be careful not to scratch the glass.
- Keep in a case to protect from dust and dirt. To prevent dew condensation, preheat or precool when moving to a room with great temperature differences.
- When a protective tape is applied before shipping, just before use remove the tape applied for electrostatic protection. Do not reuse the tape.

### 4) Installing (attaching)

- Remain within the following limits when applying a static load to the package. Do not apply any load more than 0.7mm inside the outer perimeter of the glass portion, and do not apply any load or impact to limited portions. (This may cause cracks in the package.)



- If a load is applied to the entire surface by a hard component, bending stress may be generated and the package may fracture, etc., depending on the flatness of the bottom of the package. Therefore, for installation, use either an elastic load, such as a spring plate, or an adhesive.

- c) The adhesive may cause the marking on the rear surface to disappear, especially in case the regulated voltage value is indicated on the rear surface. Therefore, the adhesive should not be applied to this area, and indicated values should be transferred to other locations as a precaution.
- d) The notch of the package is used for directional index, and that can not be used for reference of fixing.  
In addition, the cover glass and seal resin may overlap with the notch of the package.
- e) If the leads are bent repeatedly and metal, etc., clash or rub against the package, the dust may be generated by the fragments of resin.
- f) Acrylate anaerobic adhesives are generally used to attach CCD image sensors. In addition, cyanoacrylate instantaneous adhesives are sometimes used jointly with acrylate anaerobic adhesives. (reference)

## 5) Others

- a) Do not expose to strong light (sun rays) for long periods, as color filters will be discolored. When high luminous objects are imaged with the exposure level controlled by the electronic iris, the luminance of the image-plane may become excessive and discoloring of the color filter will possibly be accelerated. In such a case, it is advisable that taking-lens with the automatic-iris and closing of the shutter during the power-off mode should be properly arranged. For continuous using under cruel condition exceeding the normal using condition, consult our company.
- b) Exposure to high temperature or humidity will affect the characteristics. Accordingly avoid storage or usage in such conditions.
- c) Brown stains may be seen on the bottom or side of the package. But this does not affect the CCD characteristics.

**Package Outline** Unit: mm

