

# 捷多邦,专业PCIM5603/MM5623 Electrically Programmable 1024 Bit Bipolar Read **Only Memory**

#### **FEATURES**

- Uses Patented AIM Programming Element for
  - Superior Reliability
  - High Programming Yield
  - Fast Programming Speed < 1 sec TTL Processing Compatibility
  - Low Power Consumption 439 µW/bit
- Operating Speed
- Address to Output 60nS
- Chip Enable to Output 35nS Large Output Drive — 16mA @ 0.45V
- TTL Compatible Inputs & Outputs
- Two Output Designs
- 5603 Öpen Collector
- 5623 Active Pull-up
- Chip Enables Facilitate Memory Expansion and Use in **Bus Organized Systems**

#### **APPLICATIONS**

- Code Conversion
- Logic Implementation
- Microprogramming Look-up Tables
- Control of Sequential Circuits
- Character Generation

#### GENERAL DESCRIPTION

The Intersil IM5603 and IM5623 are high speed, electrically programmable, fully decoded, bipolar 1024 bit read only memories organized as 256 words by 4 bits. On-chip address decoding, chip enable inputs and uncomitted collector or three-state outputs provide for simplified memory expansion and use in bus organized systems.

Unprogrammed AIM elements are sensed as ZERO's or low logic levels at the outputs. Programming with a commercially available programmer irreversibly converts selected elements in the array so that they are sensed as ONE's or high logic

The following companies make programmers approved by Intersil:

- 1. Data I/O Corp., P.O. Box 1603, Bellevue, Wash. 98009
- 2. PRO-LOG Corp., 2411 Garden Rd., Monterey, CA 93940

Detailed programming specifications for all Intersil PROMs are presented in the Intersil BIPOLAR PROM PROGRAMMING SPECIFICATION Data Sheet.



#### ORDERING INFORMATION

| PART<br>NUMBER | PACKAGE            | TEMPERATURE<br>RANGE                                 | ORDER<br>NUMBER<br>IM5603CFE<br>IM5603MFE |  |
|----------------|--------------------|------------------------------------------------------|-------------------------------------------|--|
| IM5603         | 16 Pin Flatpack    | 0°C to +75°C Commercial<br>-55°C to +125°C Military  |                                           |  |
|                | 16 Pin Plastic DIP | 0°C to +75°C                                         | IM5603CPE                                 |  |
|                | 16 Pin Cerdip DIP  | 0°C to +75°C Commercial<br>-55°C to +125°C Military  | IM5603CJE                                 |  |
| IM5623         | 16 Pin Flatpack    | 0°C to +75°C Commercial<br>-55°C to +125°C Military  | IM5623CFE<br>IM5623MFE                    |  |
|                | 16 Pin Plastic DIP | 0°C to +75°C                                         | IM5623CPE                                 |  |
|                | 16 Pin Cerdip DIP  | 0°C to +75° C Commercial<br>-55°C to +125°C Military | IM5623CJE<br>IM5623MJE                    |  |

If 883B processing is desired add /883B to order number.

TRUTH TABLE

| ADDRESS<br>INPUTS                 |                 | NABLE<br>UTS    | ANY OUTPUT                                                                                                                       |  |  |
|-----------------------------------|-----------------|-----------------|----------------------------------------------------------------------------------------------------------------------------------|--|--|
| A <sub>0</sub> -A <sub>7</sub>    | CE <sub>1</sub> | CE <sub>2</sub> | 01-04                                                                                                                            |  |  |
| Any one of 256 possible addresses | L               | L               | H-if the bit uniquely associated with this output and address has been electrically programmed. L-if it has not been programmed. |  |  |
| Any one of 256 possible addresses | H<br>X          | X<br>H          | All outputs are<br>forced to a high<br>impedance state<br>regardless of address.                                                 |  |  |

# IM5603/IM5623

## **ABSOLUTE MAXIMUM RATINGS**

| Supply Voltage                            | +7.0V            |
|-------------------------------------------|------------------|
| Input Voltage Applied                     | 1.5V to 5.5V     |
| Output Voltage Applied                    | 0.5V to +Vcc     |
| Output Voltage Applied (Programming Only) |                  |
| Current Into Output (Programming Only)    | 210 mA           |
| Storage Temperature                       | 65°C to +150°C   |
| Operating Temperature Range*              |                  |
| (IM5603C and IM5623C)                     | 0°C to +75°C     |
| (IM5603M and IM5623M)                     | 55° C to +125° C |

<sup>\*</sup>Operating temperature is defined as ambient temperature for the DIP and case temperature for flatpack. Case temperature is measured directly below the die.

### DC CHARACTERISTICS

|                 |                                      | LIMITS<br>V <sub>CC</sub> = 5.0V ±5%<br>T = 0°C to +75°C |       | LIMITS<br>V <sub>CC</sub> = 5.0V ±10%<br>T = -55°C to +125°C |     |       |          |       |                                                                         |
|-----------------|--------------------------------------|----------------------------------------------------------|-------|--------------------------------------------------------------|-----|-------|----------|-------|-------------------------------------------------------------------------|
| SYMBOL          | CHARACTERISTICS                      | MIN                                                      | TYP   | MAX                                                          | MIN | TYP   | MAX      | UNITS |                                                                         |
| lfA             | Address Input Load<br>Current        |                                                          | 0.63  | -1.0                                                         |     | -0.63 | -1.0     | mA,   | V <sub>A</sub> = 0.4V                                                   |
| İFE             | Chip Enable Input Load<br>Current    |                                                          | -0.63 | -1.0                                                         |     | -0.63 | -1.0     |       | V <sub>GE</sub> = 0.4V                                                  |
| IRA             | Address Input Leakage<br>Current     |                                                          | 5     | 40                                                           |     | 5     | 60       | μА    | V <sub>A</sub> = 4.5V                                                   |
| IRE             | Chip Enable Input<br>Leakage Current |                                                          | 5     | 40                                                           |     | 5     | 60       | μΑ.   | V <sub>CE</sub> = 4.5V                                                  |
| Vol             | Output Low Voltage                   |                                                          | 0.3   | 0.45                                                         |     | 0.3   | 0.45     |       | I <sub>OL</sub> = 16 mA,<br>VCE1 = VCE2 = 0.4V<br>'0' bit is addressed. |
| ViL             | Input Low Voltage                    |                                                          |       | 0.8                                                          |     |       | 0.8      | v     |                                                                         |
| ViH             | Input High Voltage                   | 2.0                                                      |       |                                                              | 2.0 |       |          | ] '   |                                                                         |
| Vc              | Input Clamp Voltage                  |                                                          | -0.9  | -1.5                                                         |     | -0.9  | -1.5     |       | I <sub>IN</sub> = -10 mA                                                |
| BViN            | Input Breakdown Voltage              | 5.5                                                      | 6.5   |                                                              | 5.5 | 6.5   | <u> </u> |       | lin = 1.0 mA                                                            |
| lcc             | Power Supply Current                 |                                                          | 90    | 130                                                          |     | 90    | 130      | mA    | Inputs Either Open<br>or at Ground                                      |
| In (High R Stat | e)Output Leakage Current             |                                                          | <1    | 40                                                           |     | <1    | 100      |       | $V_0 = 5.5V$ $V_{\overrightarrow{CE}1}$ or                              |
|                 | e)Output Leakage Current             |                                                          | <-1   | -40                                                          |     | <-1   | -100     | μΑ    | $V_0 = 0.4V$ $V_{\overline{CE2}} = 2.4V$                                |
| Cin             | Input Capacitance                    |                                                          | 5     |                                                              |     | 5     |          | pF    | $V_{IN} = 2.0V$ , $V_{CC} = 0V$                                         |
| Cout            | Output Capacitance                   |                                                          | 7     |                                                              |     | 7     |          | Pr    | $V_0 = 2.0V, V_{CC} = 0V$                                               |

The following are guaranteed characteristics of the output high level state when the chip is enabled (CE1 and CE2 = 0.4V) and a programmed bit is addressed. These characteristics cannot be tested prior to programming but are guaranteed by design.

| lolk                     | Output Leakage Current          |      | <1   | 100  |      | <1   | 100  | μΑ | $V_0 = 5.5V$                                                                       |
|--------------------------|---------------------------------|------|------|------|------|------|------|----|------------------------------------------------------------------------------------|
| Von (IM5603)             | Output High Voltage             | 2.4  | 3.3  |      | 2.4  | 3.3  |      |    | I <sub>OH</sub> = -0.4 mA                                                          |
| V <sub>OH</sub> (IM5623) | Output High Voltage             | 2.4  | 3.2  |      | 2.4  | 3.2  |      | ٧  | I <sub>OH</sub> = -2.4 mA<br>(IM\$623C)<br>I <sub>OH</sub> = -1.0 mA<br>(IM\$623M) |
| ISC (IM5603)             | Output Short Circuit<br>Current | -1.0 | -3.0 | -6.0 | -1.0 | -3.0 | -6.0 | mA | $V_0 = 0V$                                                                         |
| Isc (IM5623)             | Output Short Circuit<br>Current | -15  | -30  | -60  | -15  | -30  | -60  |    | $V_0 = 0V$                                                                         |

NOTE: Typical characteristics are for  $V_{CC} = 5.0 V T_A = 25^{\circ} C$ .

## IM5603/IM5623

#### **SWITCHING CHARACTERISTICS**

| ···              |                                                       | Vcc | AITS<br>= 5.0V<br>: 25° C | V <sub>CC</sub> = 5 | AITS<br>5.0V ±5%<br>5 to +75°C | V <sub>CC</sub> = 5.<br>T <sub>A</sub> = -55° C |     |       |
|------------------|-------------------------------------------------------|-----|---------------------------|---------------------|--------------------------------|-------------------------------------------------|-----|-------|
| SYMBOL           | CHARACTERISTICS                                       | MIN | MAX                       | MIN                 | MAX                            | MIN                                             | MAX | UNITS |
| t <sub>aa</sub>  | Access Time (Via<br>Address Inputs)<br>(See Figure 1) | 20  | 60                        | 20                  | 70                             | 20                                              | 80  |       |
| t <sub>dis</sub> | Output Disable Time*<br>(See Figure 2)                | 10  | 35                        | 10                  | 50                             | 10                                              | 60  | ns    |
| t <sub>en</sub>  | Output Enable Time*<br>(See Figure 2)                 | 5   | 35                        | 5                   | 50                             | 5                                               | 60  |       |

\*NOTE: Output disable time is the time taken for the output to reach a high resistance state when either chip enable is taken high. Output enable time is the time taken for the output to become active when both chip enables are taken low. The high resistance state is defined as a point on the output waveform equal to a  $\Delta V$  of 0.5V from the active output level.

#### **SWITCHING WAVEFORMS**



FIGURE 1: Access Time Via Address Inputs



FIGURE 2: Output Enable And Disable Times

# 8

## **SWITCHING TIME TEST CONDITIONS**



FIGURE 3: Output Load Circuit

#### **SWITCHING** IM5603 IM5623 **PARAMETER** R<sub>1</sub> R<sub>2</sub> ÇL R<sub>1</sub> $R_2$ CL $300\Omega$ taa 600Ω 30 pF $300\Omega$ $600\Omega$ 30 pF 3.3 KΩ 10 pF 600Ω tdis '1' 10 pF 600Ω 10 pF $300\Omega$ 10 pF $300\Omega$ $600\Omega$ tdis '0' 3.3 KΩ 30 pF 600Ω 30 pF t<sub>en '1'</sub> $300\Omega$ 600Ω 30 pF $300\Omega$ $600\Omega$ 30 pF ten '0'

#### INPUT CONDITIONS

Amplitude — 0V to 3V

Rise and Fall Time - 5 ns From 1V to 2V

Frequency - 1 MHz

# INTERSIL

## IM5603/IM5623

## TYPICAL SWITCHING CHARACTERISTICS





IM5603 CHIP ENABLE TO OUTPUT ACCESS DELAY (ten) VS TEMPERATURE



IM5603 CHIP ENABLE TO OUTPUT DISABLE TIME DELAY (tois) VS TEMPERATURE



IM5623 ADDRESS TO OUTPUT ACCESS DELAY (taa) VS TEMPERATURE



IM5623 CHIP ENABLE TO OUTPUT ACCESS DELAY (ten) VS TEMPERATURE



IM5623 CHIP ENABLE TO OUTPUT DISABLE TIME DELAY (tDIS) VS TEMPERATURE



IM5603 DELAY INCREASE WITH LOAD CAPACITANCE



IM5623 DELAY INCREASE WITH LOAD CAPACITANCE



LOAD CAPACITANCE (pF)

8

## IM5603/IM5623

# INTERSIL

#### TYPICAL DC CHARACTERISTICS

# IM5603 OUTPUT LOW CURRENT (IOL) , VS OUTPUT LOW VOLTAGE (VOL)



# IM5603 OUTPUT HIGH CURRENT (IOH) VS OUTPUT HIGH VOLTAGE (VOH)



#### IM5603 OR IM5623 CHIP ENABLE INPUT CURRENT VS INPUT VOLTAGE



# IM5623 OUTPUT LOW CURRENT (IOL) VS OUTPUT LOW VOLTAGE (VOL)



# IM5623 OUTPUT HIGH CURRENT (IOH) VS OUTPUT HIGH VOLTAGE (VOH)



#### IM5603 OR IM5623 ADDRESS INPUT CURRENT VS INPUT VOLTAGE



INPUT VOLTAGE (V)

# IMERSIL

# IM5603/IM5623

## **OUTPUT STAGE SCHEMATICS**

# IM5603 8 INPUT MULTIPLEXER (CE1•CE2) 1k

