N**ational** Semiconductor

# 捷多邦,专业PCB打样工厂,24小时加急出货

January 2004

62dB

# **Boomer**<sup>®</sup> Audio Power Amplifier Series LM4990 2 Watt Audio Power Amplifier with Selectable Shutdown **Logic Level General Description**

The LM4990 is an audio power amplifier primarily designed for demanding applications in mobile phones and other portable communication device applications. It is capable of delivering 1.25 watts of continuous average power to an  $8\Omega$ BTL load and 2 watts of continuous average power (LD and MH only) to a  $4\Omega$  BTL load with less than 1% distortion (THD+N+N) from a 5V<sub>DC</sub> power supply.

Boomer audio power amplifiers were designed specifically to provide high quality output power with a minimal amount of external components. The LM4990 does not require output coupling capacitors or bootstrap capacitors, and therefore is ideally suited for mobile phone and other low voltage applications where minimal power consumption is a primary requirement.

The LM4990 features a low-power consumption shutdown mode. To facilitate this, Shutdown may be enabled by either logic high or low depending on mode selection. Driving the shutdown mode pin either high or low enables the shutdown pin to be driven in a likewise manner to enable shutdown.

The LM4990 contains advanced pop & click circuitry which eliminates noise which would otherwise occur during turn-on and turn-off transitions.

The LM4990 is unity-gain stable and can be configured by external gain-setting resistors.

# **Key Specifications**

- Improved PSRR at 217Hz & 1KHz
- Power Output at 5.0V, 1%
- THD+N.
- $4\Omega$  (LD and MH only) 2W (typ)
- Power Output at 5.0V, 1% THD+N, 8Ω 1.25W (typ)
- 600mW (typ) Power Output at 3.0V, 1% THD+N, 4Ω
- Power Output at 3.0V, 1% THD+N, 8Ω 425mW (typ)
- Shutdown Current 0.1µA (typ)

## Features

- Available in space-saving packages: LLP, Exposed-DAP TSSOP, MSOP, and ITL
- Ultra low current shutdown mode
- Improved pop & click circuitry eliminates noise during turn-on and turn-off transitions
- 2.2 5.5V operation
- No output coupling capacitors, snubber networks or bootstrap capacitors required
- Unity-gain stable
- External gain configuration capability
- User selectable shutdown High or Low logic Level

# Applications

- Mobile Phones
- PDAs
- Portable electronic devices



www.national.com



| Package                     | LD                  | МН                  | ММ                  | ITL                 |
|-----------------------------|---------------------|---------------------|---------------------|---------------------|
| Shutdown Mode               | Selectable          | Selectable          | Low                 | Low                 |
| Typical Power Output at 5V, | 2W                  | 2W                  | 1.25W               | 1.25W               |
| 1% THD+N                    | $(R_{L} = 4\Omega)$ | $(R_{L} = 4\Omega)$ | $(R_{L} = 8\Omega)$ | $(R_{L} = 8\Omega)$ |

A SD\_MODE select pin determines the Shutdown Mode for the LD and MH packages, whether it is an Asserted High or an Asserted Low device, to activate shutdown.

. The SD\_MODE select pin is not available with the MM and ITL packaged devices. Shutdown occurs only with a low assertion.

# **Typical Application**



Note: MM and ITL packaged devices are active low only; Shutdown Mode pin is internally tied to GND. FIGURE 1. Typical Audio Amplifier Application Circuit (LD and MH)

# Absolute Maximum Ratings (Note 2)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/ Distributors for availability and specifications.

| Supply Voltage (Note 11)        | 6.0V                           |
|---------------------------------|--------------------------------|
| Storage Temperature             | –65°C to +150°C                |
| Input Voltage                   | –0.3V to V <sub>DD</sub> +0.3V |
| Power Dissipation (Notes 3, 12) | Internally Limited             |
| ESD Susceptibility (Note 4)     | 2000V                          |
| ESD Susceptibility (Note 5)     | 200V                           |
| Junction Temperature            | 150°C                          |
| Thermal Resistance              |                                |
| $\theta_{\text{JC}}$ (MSOP)     | 56°C/W                         |

| $\theta_{JA}$ (MSOP)                       | 190°C/W          |
|--------------------------------------------|------------------|
| $\theta_{JA}$ (9 Bump micro SMD) (Note 15) | 180°C/W          |
| $\theta_{JA}$ (LLP)                        | 63°C/W (Note 13) |
| $\theta_{\rm JC}$ (LLP)                    | 12°C/W (Note 13) |
| Soldering Information                      |                  |
| See AN-1187 "Leadless                      |                  |
| Leadframe Package (LLP)."                  |                  |

# **Operating Ratings**

**Temperature Range** 

| $T_{MIN} \le T_A \le T_{MAX}$ | $-40^{\circ}C \le T_A \le 85^{\circ}C$ |
|-------------------------------|----------------------------------------|
| Supply Voltage                | $2.2V \le V_{DD} \le 5.5V$             |

**Electrical Characteristics**  $V_{DD} = 5V$  (Notes 1, 2) The following specifications apply for the circuit shown in Figure 1, unless otherwise specified. Limits apply for  $T_A = 25^{\circ}C$ .

|                   |                                  |                                                                    | LM4                                | 1990         | 11                |
|-------------------|----------------------------------|--------------------------------------------------------------------|------------------------------------|--------------|-------------------|
| Symbol            | Parameter                        | Conditions                                                         | Typical                            | Limit        | Units<br>(Limite) |
|                   |                                  |                                                                    | (Note 6)                           | (Notes 7, 9) | (Limits)          |
|                   |                                  | $V_{IN} = 0V, I_o = 0A, No Load$                                   | 3                                  | 7            | mA (max)          |
| I <sub>DD</sub>   | Quiescent Power Supply Current   | $V_{IN} = 0V, I_o = 0A, 8\Omega$ Load                              | 4                                  | 10           | mA (max)          |
| I <sub>SD</sub>   | Shutdown Current                 | V <sub>SD</sub> = V <sub>SD Mode</sub> (Note 8)                    | 0.1                                | 2.0          | µA (max)          |
| V <sub>SDIH</sub> | Shutdown Voltage Input High      | $V_{SD MODE} = V_{DD}$                                             | 1.5                                |              | V                 |
| V <sub>SDIL</sub> | Shutdown Voltage Input Low       | $V_{SD MODE} = V_{DD}$                                             | 1.3                                |              | V                 |
| V <sub>SDIH</sub> | Shutdown Voltage Input High      | V <sub>SD MODE</sub> = GND                                         | 1.5                                |              | V                 |
| V <sub>SDIL</sub> | Shutdown Voltage Input Low       | V <sub>SD MODE</sub> = GND                                         | 1.3                                |              | V                 |
| V <sub>os</sub>   | Output Offset Voltage            |                                                                    | 7                                  | 50           | mV (max)          |
| R <sub>OUT</sub>  | Resistor Output to GND (Note 10) |                                                                    | 0.5                                | 9.7          | kΩ (max)          |
|                   |                                  |                                                                    | 8.5                                | 7.0          | $k\Omega$ (min)   |
|                   | Output Power (8Ω)                | THD+N = 1% (max); f = 1kHz                                         | 1.25                               | 0.9          | W (min)           |
| Po                | (4Ω) (Notes 13, 14)              | THD+N = 1% (max); f = 1kHz                                         | 2                                  |              | W                 |
| T <sub>WU</sub>   | Wake-up time                     |                                                                    | 100                                |              | ms                |
| THD+N+N           | Total Harmonic Distortion+Noise  | $P_o = 0.5$ Wrms; f = 1kHz                                         | 0.2                                |              | %                 |
| PSRR              | Power Supply Rejection Ratio     | $V_{ripple} = 200 mV$ sine p-p<br>Input terminated with $10\Omega$ | 60 (f =<br>217Hz)<br>64 (f = 1kHz) | 55           | dB (min)          |

**Electrical Characteristics**  $V_{DD} = 3V$  (Notes 1, 2) The following specifications apply for the circuit shown in Figure 1, unless otherwise specified. Limits apply for  $T_A = 25^{\circ}C$ .

|                   |                                  |                                                 | LM4990   |              | Unito             |
|-------------------|----------------------------------|-------------------------------------------------|----------|--------------|-------------------|
| Symbol            | Parameter                        | Conditions                                      | Typical  | Limit        | Units<br>(Limits) |
|                   |                                  |                                                 | (Note 6) | (Notes 7, 9) | (Linits)          |
|                   | Quiescent Power Supply Current   | $V_{IN} = 0V, I_o = 0A, No Load$                | 2        | 7            | mA (max)          |
| IDD               | Quescent Fower Supply Current    | $V_{IN}$ = 0V, $I_o$ = 0A, 8 $\Omega$ Load      | 3        | 9            | mA (max)          |
| I <sub>SD</sub>   | Shutdown Current                 | V <sub>SD</sub> = V <sub>SD Mode</sub> (Note 8) | 0.1      | 2.0          | μA (max)          |
| V <sub>SDIH</sub> | Shutdown Voltage Input High      | $V_{SD MODE} = V_{DD}$                          | 1.1      |              | V                 |
| V <sub>SDIL</sub> | Shutdown Voltage Input Low       | $V_{SD MODE} = V_{DD}$                          | 0.9      |              | V                 |
| V <sub>SDIH</sub> | Shutdown Voltage Input High      | V <sub>SD MODE</sub> = GND                      | 1.3      |              | V                 |
| V <sub>SDIL</sub> | Shutdown Voltage Input Low       | V <sub>SD MODE</sub> = GND                      | 1.0      |              | V                 |
| Vos               | Output Offset Voltage            |                                                 | 7        | 50           | mV (max)          |
| R <sub>OUT</sub>  | Resistor Output to GND (Note 10) |                                                 | 8.5      | 9.7          | kΩ (max)          |
|                   |                                  |                                                 | 0.5      | 7.0          | k $\Omega$ (min)  |

# Electrical Characteristics V<sub>DD</sub> = 3V (Notes 1, 2)

The following specifications apply for the circuit shown in Figure 1, unless otherwise specified. Limits apply for T<sub>A</sub> = 25°C. (Continued)

|                 |                                 |                                      | LM4           | 1990         | Unite             |
|-----------------|---------------------------------|--------------------------------------|---------------|--------------|-------------------|
| Symbol          | Parameter                       | Conditions                           | Typical       | Limit        | Units<br>(Limits) |
|                 |                                 |                                      | (Note 6)      | (Notes 7, 9) | (Emits)           |
| Б               | Output Power (8Ω)               | THD+N = 1% (max); f = 1kHz           | 425           |              | mW                |
| Po              | (4Ω)                            | THD+N = 1% (max); f = 1kHz           | 600           |              | mW                |
| T <sub>WU</sub> | Wake-up time                    |                                      | 75            |              | ms                |
| THD+N+N         | Total Harmonic Distortion+Noise | $P_o = 0.25$ Wrms; f = 1kHz          | 0.1           |              | %                 |
|                 |                                 | V <sub>ripple</sub> = 200mV sine p-p | 62 (f =       |              |                   |
| PSRR            | Power Supply Rejection Ratio    | Input terminated with $10\Omega$     | 217Hz)        | 55           | dB (min)          |
|                 |                                 |                                      | 68 (f = 1kHz) |              |                   |

**Electrical Characteristics**  $V_{DD} = 2.6V$  (Notes 1, 2) The following specifications apply for the circuit shown in Figure 1, unless otherwise specified. Limits apply for  $T_A = 25^{\circ}C$ .

|                   |                                   |                                                 | LM4           | 1990         | l lucitor         |
|-------------------|-----------------------------------|-------------------------------------------------|---------------|--------------|-------------------|
| Symbol            | Parameter                         | Conditions                                      | Typical       | Limit        | Units<br>(Limits) |
|                   |                                   |                                                 | (Note 6)      | (Notes 7, 9) |                   |
|                   | Outransit Device Outrack, Outract | $V_{IN} = 0V, I_o = 0A, No Load$                | 2.0           |              | mA                |
| I <sub>DD</sub>   | Quiescent Power Supply Current    | $V_{IN} = 0V, I_o = 0A, 8\Omega$ Load           | 3.0           |              | mA                |
| I <sub>SD</sub>   | Shutdown Current                  | V <sub>SD</sub> = V <sub>SD Mode</sub> (Note 8) | 0.1           |              | μA                |
| V <sub>SDIH</sub> | Shutdown Voltage Input High       | $V_{SD MODE} = V_{DD}$                          | 1.0           |              | V                 |
| V <sub>SDIL</sub> | Shutdown Voltage Input Low        | $V_{SD MODE} = V_{DD}$                          | 0.9           |              | V                 |
| V <sub>SDIH</sub> | Shutdown Voltage Input High       | V <sub>SD MODE</sub> = GND                      | 1.2           |              | V                 |
| V <sub>SDIL</sub> | Shutdown Voltage Input Low        | V <sub>SD MODE</sub> = GND                      | 1.0           |              | V                 |
| V <sub>os</sub>   | Output Offset Voltage             |                                                 | 5             | 50           | mV (max)          |
| R <sub>OUT</sub>  | Resistor Output to GND (Note 10)  |                                                 | 8.5           | 9.7          | kΩ (max)          |
|                   |                                   |                                                 | 0.5           | 7.0          | k $\Omega$ (min)  |
| Po                | Output Power ( $8\Omega$ )        | THD+N = 1% (max); f = 1kHz                      | 300           |              | mW                |
|                   | (4\Omega)                         | THD+N = 1% (max); f = 1kHz                      | 400           |              | IIIVV             |
| T <sub>WU</sub>   | Wake-up time                      |                                                 | 70            |              | ms                |
| THD+N+N           | Total Harmonic Distortion+Noise   | $P_o = 0.15$ Wrms; f = 1kHz                     | 0.1           |              | %                 |
|                   |                                   | V <sub>ripple</sub> = 200mV sine p-p            | 51 (f =       |              |                   |
| PSRR              | Power Supply Rejection Ratio      | Input terminated with $10\Omega$                | 217Hz)        |              | dB                |
|                   |                                   |                                                 | 51 (f = 1kHz) |              |                   |

Note 1: All voltages are measured with respect to the ground pin, unless otherwise specified.

Note 2: Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is functional, but do not guarantee specific performance limits. Electrical Characteristics state DC and AC electrical specifications under particular test conditions which guarantee specific performance limits. This assumes that the device is within the Operating Ratings. Specifications are not guaranteed for parameters where no limit is given, however, the typical value is a good indication of device performance.

Note 3: The maximum power dissipation must be derated at elevated temperatures and is dictated by T\_IMAX,  $\theta_{JA}$ , and the ambient temperature T<sub>A</sub>. The maximum allowable power dissipation is P<sub>DMAX</sub> = (T<sub>JMAX</sub>-T<sub>A</sub>)/θ<sub>JA</sub> or the number given in Absolute Maximum Ratings, whichever is lower. For the LM4990, see power derating curves for additional information.

Note 4: Human body model, 100pF discharged through a  $1.5k\Omega$  resistor.

Note 5: Machine Model, 220pF - 240pF discharged through all pins.

Note 6: Typicals are measured at 25°C and represent the parametric norm.

Note 7: Limits are guaranteed to National's AOQL (Average Outgoing Quality Level).

Note 8: For micro SMD only, shutdown current is measured in a Normal Room Environment. Exposure to direct sunlight will increase ISD by a maximum of 2µA.

Note 9: Datasheet min/max specification limits are guaranteed by design, test, or statistical analysis.

Note 10:  $R_{ROUT}$  is measured from the output pin to ground. This value represents the parallel combination of the 10k $\Omega$  output resistors and the two 20k $\Omega$  resistors. Note 11: If the product is in Shutdown mode and V<sub>DD</sub> exceeds 6V (to a max of 8V V<sub>DD</sub>), then most of the excess current will flow through the ESD protection circuits. If the source impedance limits the current to a max of 10mA, then the device will be protected. If the device is enabled when V<sub>DD</sub> is greater than 5.5V and less than 6.5V, no damage will occur, although operation life will be reduced. Operation above 6.5V with no current limit will result in permanent damage.

Note 12: Maximum power dissipation in the device (P<sub>DMAX</sub>) occurs at an output power level significantly below full output power. P<sub>DMAX</sub> can be calculated using Equation 1 shown in the Application Information section. It may also be obtained from the power dissipation graphs.

**Electrical Characteristics**  $V_{DD} = 2.6V$  (Notes 1, 2) The following specifications apply for the circuit shown in Figure 1, unless otherwise specified. Limits apply for  $T_A =$ 25°C. (Continued)

Note 13: The Exposed-DAP of the LDA10B package should be electrically connected to GND or an electrically isolated copper area. the LM4990LD demo board has the Exposed-DAP connected to GND with a PCB area of 86.7 mils x 585 mils (2.02 mm x 14.86 mm) on the copper top layer and 550 mils x 710 mils (13.97 mm x 18.03mm) on the copper bottom layer.

Note 14: The thermal performance of the LLP and exposed-DAP TSSOP packages when used with the exposed-DAP connected to a thermal plane is sufficient for driving 4Ω loads. The MSOP and ITL packages do not have the thermal performance necessary for driving 4Ω loads with a 5V supply and is not recommended for this application.

Note 15: All bumps have the same thermal resistance and contribute equally when used to lower thermal resistance. All bumps must be connected to achieve specified thermal resistance.

# **External Components Description**

See (Figure 1)

| Comp | omponents Functional Description |                                                                                                                                |
|------|----------------------------------|--------------------------------------------------------------------------------------------------------------------------------|
| 1.   | R <sub>i</sub>                   | Inverting input resistance which sets the closed-loop gain in conjunction with R <sub>f</sub> . This resistor also forms a     |
|      |                                  | high pass filter with $C_i$ at $f_c = 1/(2\pi R_i C_i)$ .                                                                      |
| 2.   | Ci                               | Input coupling capacitor which blocks the DC voltage at the amplifiers input terminals. Also creates a                         |
|      |                                  | highpass filter with $R_i$ at $f_c = 1/(2\pi R_iC_i)$ . Refer to the section, <b>Proper Selection of External Components</b> , |
|      |                                  | for an explanation of how to determine the value of C <sub>i</sub> .                                                           |
| 3.   | R <sub>f</sub>                   | Feedback resistance which sets the closed-loop gain in conjunction with R <sub>i</sub> .                                       |
| 4.   | Cs                               | Supply bypass capacitor which provides power supply filtering. Refer to the <b>Power Supply Bypassing</b>                      |
|      |                                  | section for information concerning proper placement and selection of the supply bypass capacitor.                              |
| 5.   | C <sub>B</sub>                   | Bypass pin capacitor which provides half-supply filtering. Refer to the section, Proper Selection of External                  |
|      |                                  | Components, for information concerning proper placement and selection of C <sub>B</sub> .                                      |

# **Typical Performance Characteristics** LD and MH Specific Characteristics



THD+N+N vs Output Power  $V_{DD} = 5V$ ,  $R_L = 4\Omega$ , and f = 1 kHz





THD+N (%)

THD+N (%)

THD+N (%)



3

20051085

1



www.national.com

20051006

20051007

# Typical Performance Characteristics (Continued) Power Supply Rejection Ratio (PSRR) vs Frequency Power Supply Rejection Ratio (PSRR) vs Frequency Power Supply Rejection Ratio (PSRR) vs Frequency $V_{DD} = 3V$ , $R_L = 8\Omega$ , input $10\Omega$ terminated Power Supply Rejection Ratio (PSRR) vs Frequency Power Supply Rejection Ratio (PSRR) vs Frequency $V_{DD} = 3V$ , $R_L = 8\Omega$ , input $10\Omega$ terminated Power Supply Rejection Ratio (PSRR) vs Frequency Power Supply Rejection Ratio (PSRR) vs Frequency $V_{DD} = 3V$ , $R_L = 8\Omega$ , input $10\Omega$ terminated Power Supply Rejection Ratio (PSRR) vs Frequency Power Supply Rejection Ratio (PSRR) vs Frequency $V_{DD} = 3V$ , $R_L = 8\Omega$ , input $10\Omega$ terminated Power Supply Rejection Ratio (PSRR) vs Frequency Power Supply Rejection Ratio (PSRR) vs Frequency $V_{DD} = 3V$ , $R_L = 8\Omega$ , input $10\Omega$ terminated Power Supply Rejection Ratio (PSRR) vs Frequency Power Supply Rejection Ratio (PSRR) vs Frequency $V_{DD} = 3V$ , $R_L = 8\Omega$ , input $10\Omega$ terminated Power Supply Rejection Ratio (PSRR) vs Frequency









Power Supply Rejection Ratio (PSRR) vs Frequency  $V_{DD}$  = 3V,  $R_L$  = 8 $\Omega$ , input floating







Noise Floor, 5V, 8Ω 80kHz Bandwidth, Input to GND





### Typical Performance Characteristics (Continued) Power Dissipation vs Power Dissipation vs Output Power, V<sub>DD</sub> = 5V Output Power, $V_{DD} = 3V$ 1.4 0.5 0.45 1.2 4Ω 0.4 POWER DISSIPATION (W) POWER DISSIPATION (W) 4Ω 1 0.35 8Ω 0.3 0.8 0.25 0.6 0.2 8Ω 0.15 0.4 0.1 0.2 0.05 0 0 0 0.5 1.5 2 2.5 0 0.2 0.4 0.6 0.8 1 1 OUTPUT POWER (W) OUTPUT POWER (W) 200510B5 200510B6 Power Dissipation vs Shutdown Hysteresis Voltage $V_{DD} = 5V$ , SD Mode = $V_{DD}$ Output Power, V<sub>DD</sub> = 2.6V 4 0.4 0.35 4Ω POWER DISSIPATION (W) SUPPLY CURRENT (mA) 3 0.3 0.25 0.2 2 80 0.15 SD OFF SD ON (Play) 0.1 1 0.05 0 0 0 0.1 0.2 0.3 0.4 0.5 0.6 0 0.5 1.0 1.5 2.0 2.5 3.0 OUTPUT POWER (W) SHUTDOWN VOLTAGE (V) 200510B7 200510A0 Shutdown Hysteresis Voltage Shutdown Hysteresis Voltage $V_{DD} = 5V$ , SD Mode = GND $V_{DD} = 3V$ , SD Mode = $V_{DD}$ 4 SUPPLY CURRENT (mA) SUPPLY CURRENT (mA) 3 3 2 2 || SD I I ON SD OFF SD OFF (Play) SD ON (Play) 1 1 0 0 0 0.5 0 0.5 1.0 1.5 2.0 2.5 3.0 1.0 1.5 2.0 2.5 3.0 SHUTDOWN VOLTAGE (V) SHUTDOWN VOLTAGE (V) 200510A1 200510A2







# **Application Information**

## **BRIDGE CONFIGURATION EXPLANATION**

As shown in *Figure 1*, the LM4990 has two internal operational amplifiers. The first amplifier's gain is externally configurable, while the second amplifier is internally fixed in a unity-gain, inverting configuration. The closed-loop gain of the first amplifier is set by selecting the ratio of R<sub>f</sub> to R<sub>i</sub> while the second amplifier's gain is fixed by the two internal  $20k\Omega$ resistors. *Figure 1* shows that the output of amplifier one serves as the input to amplifier two which results in both amplifiers producing signals identical in magnitude, but out of phase by 180°. Consequently, the differential gain for the IC is

## $A_{VD} = 2 (R_f/R_i)$

By driving the load differentially through outputs Vo1 and Vo2, an amplifier configuration commonly referred to as "bridged mode" is established. Bridged mode operation is different from the classical single-ended amplifier configuration where one side of the load is connected to ground.

A bridge amplifier design has a few distinct advantages over the single-ended configuration, as it provides differential drive to the load, thus doubling output swing for a specified supply voltage. Four times the output power is possible as compared to a single-ended amplifier under the same conditions. This increase in attainable output power assumes that the amplifier is not current limited or clipped. In order to choose an amplifier's closed-loop gain without causing excessive clipping, please refer to the **Audio Power Amplifier Design** section.

A bridge configuration, such as the one used in LM4990, also creates a second advantage over single-ended amplifiers. Since the differential outputs, Vo1 and Vo2, are biased at half-supply, no net DC voltage exists across the load. This eliminates the need for an output coupling capacitor which is required in a single supply, single-ended amplifier configuration. Without an output coupling capacitor, the half-supply bias across the load would result in both increased internal IC power dissipation and also possible loudspeaker damage.

## POWER DISSIPATION

Power dissipation is a major concern when designing a successful amplifier, whether the amplifier is bridged or single-ended. A direct consequence of the increased power delivered to the load by a bridge amplifier is an increase in internal power dissipation. Since the LM4990 has two operational amplifiers in one package, the maximum internal power dissipation is 4 times that of a single-ended amplifier. The maximum power dissipation for a given application can be derived from the power dissipation graphs or from Equation 1.

$$P_{DMAX} = 4^{*} (V_{DD})^{2} / (2\pi^{2}R_{L})$$
(1)

It is critical that the maximum junction temperature  $T_{JMAX}$  of 150°C is not exceeded.  $T_{JMAX}$  can be determined from the power derating curves by using  $P_{DMAX}$  and the PC board foil area. By adding copper foil, the thermal resistance of the application can be reduced from the free air value of  $\theta_{JA}$ , resulting in higher  $P_{DMAX}$  values without thermal shutdown protection circuitry being activated. Additional copper foil can be added to any of the leads connected to the LM4990. It is

especially effective when connected to  $V_{DD}$ , GND, and the output pins. Refer to the application information on the LM4990 reference design board for an example of good heat sinking. If  $T_{JMAX}$  still exceeds 150°C, then additional changes must be made. These changes can include reduced supply voltage, higher load impedance, or reduced ambient temperature. Internal power dissipation is a function of output power. Refer to the **Typical Performance Characteristics** curves for power dissipation information for different output powers and output loading.

## POWER SUPPLY BYPASSING

As with any amplifier, proper supply bypassing is critical for low noise performance and high power supply rejection. The capacitor location on both the bypass and power supply pins should be as close to the device as possible. Typical applications employ a 5V regulator with 10µF tantalum or electrolytic capacitor and a ceramic bypass capacitor which aid in supply stability. This does not eliminate the need for bypassing the supply nodes of the LM4990. The selection of a bypass capacitor, especially C<sub>B</sub>, is dependent upon PSRR requirements, click and pop performance (as explained in the section, **Proper Selection of External Components**), system cost, and size constraints.

## SHUTDOWN FUNCTION

In order to reduce power consumption while not in use, the LM4990 contains shutdown circuitry that is used to turn off the amplifier's bias circuitry. In addition, the LM4990 contains a Shutdown Mode pin (LD and MH packages only), allowing the designer to designate whether the part will be driven into shutdown with a high level logic signal or a low level logic signal. This allows the designer maximum flexibility in device use, as the Shutdown Mode pin may simply be tied permanently to either  $V_{\text{DD}}$  or GND to set the LM4990 as either a "shutdown-high" device or a "shutdown-low" device, respectively. The device may then be placed into shutdown mode by toggling the Shutdown pin to the same state as the Shutdown Mode pin. For simplicity's sake, this is called "shutdown same", as the LM4990 enters shutdown mode whenever the two pins are in the same logic state. The MM package lacks this Shutdown Mode feature, and is permanently fixed as a 'shutdown-low' device. The trigger point for either shutdown high or shutdown low is shown as a typical value in the Supply Current vs Shutdown Voltage graphs in the Typical Performance Characteristics section. It is best to switch between ground and supply for maximum performance. While the device may be disabled with shutdown voltages in between ground and supply, the idle current may be greater than the typical value of 0.1µA. In either case, the shutdown pin should be tied to a definite voltage to avoid unwanted state changes.

In many applications, a microcontroller or microprocessor output is used to control the shutdown circuitry, which provides a quick, smooth transition to shutdown. Another solution is to use a single-throw switch in conjunction with an external pull-up resistor (or pull-down, depending on shutdown high or low application). This scheme guarantees that the shutdown pin will not float, thus preventing unwanted state changes.

## PROPER SELECTION OF EXTERNAL COMPONENTS

Proper selection of external components in applications using integrated power amplifiers is critical to optimize device and system performance. While the LM4990 is tolerant of

## Application Information (Continued)

external component combinations, consideration to component values must be used to maximize overall system quality.

The LM4990 is unity-gain stable which gives the designer maximum system flexibility. The LM4990 should be used in low gain configurations to minimize THD+N+N values, and maximize the signal to noise ratio. Low gain configurations require large input signals to obtain a given output power. Input signals equal to or greater than 1Vrms are available from sources such as audio codecs. Please refer to the section, **Audio Power Amplifier Design**, for a more complete explanation of proper gain selection.

Besides gain, one of the major considerations is the closedloop bandwidth of the amplifier. To a large extent, the bandwidth is dictated by the choice of external components shown in *Figure 1*. The input coupling capacitor,  $C_i$ , forms a first order high pass filter which limits low frequency response. This value should be chosen based on needed frequency response for a few distinct reasons.

## Selection of Input Capacitor Size

Large input capacitors are both expensive and space hungry for portable designs. Clearly, a certain sized capacitor is needed to couple in low frequencies without severe attenuation. But in many cases the speakers used in portable systems, whether internal or external, have little ability to reproduce signals below 100Hz to 150Hz. Thus, using a large input capacitor may not increase actual system performance.

In addition to system cost and size, click and pop performance is effected by the size of the input coupling capacitor,  $C_i$ . A larger input coupling capacitor requires more charge to reach its quiescent DC voltage (nominally 1/2  $V_{DD}$ ). This charge comes from the output via the feedback and is apt to create pops upon device enable. Thus, by minimizing the capacitor size based on necessary low frequency response, turn-on pops can be minimized.

Besides minimizing the input capacitor size, careful consideration should be paid to the bypass capacitor value. Bypass capacitor, C<sub>B</sub>, is the most critical component to minimize turn-on pops since it determines how fast the LM4990 turns on. The slower the LM4990's outputs ramp to their quiescent DC voltage (nominally 1/2 V<sub>DD</sub>), the smaller the turn-on pop. Choosing C<sub>B</sub> equal to 1.0µF along with a small value of C<sub>i</sub> (in the range of 0.1µF to 0.39µF), should produce a virtually clickless and popless shutdown function. While the device will function properly, (no oscillations or motorboating), with C<sub>B</sub> equal to 0.1µF, the device will be much more susceptible to turn-on clicks and pops. Thus, a value of C<sub>B</sub> equal to 1.0µF is recommended in all but the most cost sensitive designs.

## AUDIO POWER AMPLIFIER DESIGN

### A 1W/8Ω Audio Amplifier

| Given:          |                      |
|-----------------|----------------------|
| Power Output    | 1Wrms                |
| Load Impedance  | 8Ω                   |
| Input Level     | 1Vrms                |
| Input Impedance | 20kΩ                 |
| Bandwidth       | 100Hz–20kHz ± 0.25dB |

A designer must first determine the minimum supply rail to obtain the specified output power. By extrapolating from the Output Power vs Supply Voltage graphs in the **Typical Performance Characteristics** section, the supply rail can be easily found.

5V is a standard voltage in most applications, it is chosen for the supply rail. Extra supply voltage creates headroom that allows the LM4990 to reproduce peaks in excess of 1W without producing audible distortion. At this time, the designer must make sure that the power supply choice along with the output impedance does not violate the conditions explained in the **Power Dissipation** section.

Once the power dissipation equations have been addressed, the required differential gain can be determined from Equation 2.

$$A_{VD} \ge \sqrt{(P_0 R_L)} / (V_{IN}) = V_{orms} / V_{inrms}$$
(2)

$$R_f/R_i = A_{VD}/2$$

From Equation 2, the minimum  $A_{VD}$  is 2.83; use  $A_{VD} = 3$ . Since the desired input impedance was  $20k\Omega$ , and with a  $A_{VD}$  impedance of 2, a ratio of 1.5:1 of  $R_t$  to  $R_i$  results in an allocation of  $R_i = 20k\Omega$  and  $R_f = 30k\Omega$ . The final design step is to address the bandwidth requirements which must be stated as a pair of -3dB frequency points. Five times away from a -3dB point is 0.17dB down from passband response which is better than the required ±0.25dB specified.

$$f_{L} = 100Hz/5 = 20Hz$$

f<sub>H</sub> = 20kHz \* 5 = 100kHz

As stated in the **External Components** section,  $R_i$  in conjunction with  $C_i$  create a highpass filter.

 $C_i \ge 1/(2\pi^* 20k\Omega^* 20Hz) = 0.397\mu F$ ; use  $0.39\mu F$ 

The high frequency pole is determined by the product of the desired frequency pole,  $f_H$ , and the differential gain,  $A_{VD}$ . With a  $A_{VD}$  = 3 and  $f_H$  = 100kHz, the resulting GBWP = 300kHz which is much smaller than the LM4990 GBWP of 2.5MHz. This figure displays that if a designer has a need to design an amplifier with a higher differential gain, the LM4990 can still be used without running into bandwidth limitations.





The LM4990 is unity-gain stable and requires no external components besides gain-setting resistors, an input coupling capacitor, and proper supply bypassing in the typical application. However, if a closed-loop differential gain of greater than 10 is required, a feedback capacitor (C4) may be needed as shown in Figure 2 to bandwidth limit the amplifier. This feedback capacitor creates a low pass filter that elimi-

nates possible high frequency oscillations. Care should be taken when calculating the -3dB frequency in that an incorrect combination of R<sub>3</sub> and C<sub>4</sub> will cause rolloff before 20kHz. A typical combination of feedback resistor and capacitor that will not produce audio band high frequency rolloff is R<sub>3</sub> = 20k $\Omega$  and C<sub>4</sub> = 25pf. These components result in a -3dB point of approximately 320kHz.





FIGURE 3. DIFFERENTIAL AMPLIFIER CONFIGURATION FOR LM4990



FIGURE 4. REFERENCE DESIGN BOARD SCHEMATIC

www.national.com





**Notes** 

## LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT AND GENERAL COUNSEL OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

## **BANNED SUBSTANCE COMPLIANCE**

National Semiconductor certifies that the products and packing materials meet the provisions of the Customer Products Stewardship Specification (CSP-9-111C2) and the Banned Substances and Materials of Interest Specification (CSP-9-111S2) and contain no "Banned Substances" as defined in CSP-9-111S2.



www.national.com

National Semiconductor Americas Customer Support Center Email: new.feedback@nsc.com Tel: 1-800-272-9959 National Semiconductor Europe Customer Support Center Fax: +49 (0) 180-530 85 86 Email: europe.support@nsc.com Deutsch Tel: +49 (0) 69 9508 6208 English Tel: +44 (0) 870 24 0 2171 Français Tel: +33 (0) 1 41 91 8790 National Semiconductor Asia Pacific Customer Support Center Email: ap.support@nsc.com National Semiconductor Japan Customer Support Center Fax: 81-3-5639-7507 Email: jpn.feedback@nsc.com Tel: 81-3-5639-7560

National does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and National reserves the right at any time without notice to change said circuitry and specifications