

# 4-BIT PARALLEL-TO-SERIAL CONVERTER

SY10E446 SY100E446

#### FEATURES

- On-chip clock ÷4 and ÷8
- Extended 100E VEE range of -4.2V to -5.5V
- 1.6Gb/s typical data rate capability
- Differential clock and serial inputs
- VBB output for single-ended use
- Asynchronous data synchronization
- Mode select to expand to 8 bits
- Internal 75KΩ input pulldown resistors
- Fully compatible with Motorola MC10E/100E446
- Available in 28-pin PLCC package





#### DESCRIPTION

PIN NAMES

去 WPCB打样丁[

The SY10/100E446 are integrated 4-bit parallel-toserial data converters. These devices are designed to operate for NRZ data rates of up to a minimum of 1.3Gb/ s. The chips generate a divide-by-4 and a divide-by-8 clock for both 4-bit conversion and a two-chip 8-bit conversion function. The conversion sequence was chosen to convert the parallel data into a serial stream from bit D0 to D3. A serial input is provided to cascade two E446 devices for 8-bit conversion applications.

The SYNC input will asynchronously reset the internal clock circuitry. This pin allows the user to reset the internal clock conversion unit and, thus, select the start of the conversion process.

The MODE input is used to select the conversion mode of the device. With the MODE input LOW (or open) the device will function as a 4-bit converter. When the mode input is driven HIGH, the internal load clock will change on every eighth clock cycle, thus allowing for an 8-bit conversion scheme using two E446s. When cascaded in an 8-bit conversion scheme, the devices will not operate at the 1.3Gb/s data rate of a single device. Refer to the applications section of this data sheet for more information on cascading the E446.

For lower data rate applications, a VBB reference voltage is supplied for single-ended inputs. When operating at clock rates above 500MHz, differential input signals are recommended. For single-ended inputs, the VBB pin is tied to the inverting differential input and bypassed via a  $0.01\mu$ F capacitor. The VBB provides the switching reference for the input differential amplifier. The VBB can also be used to AC couple an input signal.

|            | E E 1 0750.0                    |
|------------|---------------------------------|
| Pin        | Function                        |
| SIN, SIN   | Differential Serial Data Input  |
| D0 – D3    | Parallel Data Input             |
| SOUT, SOUT | Differential Serial Data Output |
| CLK, CLK   | Differential Clock Input        |
| CL/4, CL/4 | Differential 4 Clock Output     |
| CL/8, CL/8 | Differential 8 Clock Output     |
| MODE       | Conversion Mode, 4-bit/8-bit    |
| SYNC       | Conversion Synchronizing Input  |
| Vcco       | Vcc to Output                   |



#### PIN CONFIGURATION

# **BLOCK DIAGRAM**



# **TRUTH TABLE**

| Mode | Conversion |
|------|------------|
| L    | 4-Bit      |
| н    | 8-Bit      |

### DC ELECTRICAL CHARACTERISTICS

VEE = VEE (Min.) to VEE (Max.); VCC = VCCO = GND

|        |                                                            | Т              | $TA = 0^{\circ}C \qquad TA$ |                | TA = +25°C    |            | TA = +85°C     |                |            |                |      |           |
|--------|------------------------------------------------------------|----------------|-----------------------------|----------------|---------------|------------|----------------|----------------|------------|----------------|------|-----------|
| Symbol | Parameter                                                  | Min.           | Тур.                        | Max.           | Min.          | Тур.       | Max.           | Min.           | Тур.       | Max.           | Unit | Condition |
| Іін    | Input HIGH Current                                         | _              | —                           | 150            | —             | —          | 150            | —              | —          | 150            | μΑ   | —         |
| Vон    | Output HIGH Voltage<br>(SOUT Only) 10E<br>(SOUT Only) 100E | -1020<br>-1025 |                             | 790<br>830     | -980<br>-1025 |            | -760<br>-830   | -910<br>-1025  |            | -670<br>-830   | V    | 1         |
| VBB    | Output Reference Voltage<br>10E<br>100E                    | -1.38<br>-1.38 |                             | -1.27<br>-1.26 |               |            | -1.25<br>-1.26 | -1.31<br>-1.38 |            | -1.19<br>-1.26 | V    | —         |
| IEE    | Power Supply Current<br>10E<br>100E                        |                | 110<br>110                  | 132<br>132     |               | 110<br>110 | 132<br>132     |                | 110<br>127 | 132<br>152     | mA   | —         |

NOTE:

1. The maximum VoH limit was relaxed from standard ECL due to the high frequency output design. All other outputs are specified with the standard 10E and 100E VoH levels.

# **AC ELECTRICAL CHARACTERISTICS**

VEE = VEE (Min.) to VEE (Max.); VCC = VCCO = GND

|              |                                                                                                |                           | ΓΑ = 0°C                   |                              | TA = +25°C                |                            | TA = +85°C                   |                           |                            |                              |             |           |
|--------------|------------------------------------------------------------------------------------------------|---------------------------|----------------------------|------------------------------|---------------------------|----------------------------|------------------------------|---------------------------|----------------------------|------------------------------|-------------|-----------|
| Symbol       | Parameter                                                                                      | Min.                      | Тур.                       | Max.                         | Min.                      | Тур.                       | Max.                         | Min.                      | Тур.                       | Max.                         | Unit        | Condition |
| fmax         | Max. Conversion Frequency                                                                      | 1.3                       | 1.6                        | _                            | 1.3                       | 1.6                        | —                            | 1.3                       | 1.6                        |                              | Gb/s<br>NRZ | —         |
| tplh<br>tphl | Propagation Delay to Output<br>CLK to SOUT<br>CLK to CL/4<br>CLK to CL/8<br>SYNC to CL/4, CL/8 | 1000<br>500<br>800<br>500 | 1400<br>800<br>1100<br>800 | 1700<br>1100<br>1400<br>1100 | 1000<br>500<br>800<br>500 | 1400<br>800<br>1100<br>800 | 1700<br>1100<br>1400<br>1100 | 1000<br>500<br>800<br>500 | 1400<br>800<br>1100<br>800 | 1700<br>1100<br>1400<br>1100 | ps          | _         |
| ts           | Set-up Time<br>SIN<br>Dn<br>Mode                                                               | -200<br>-200<br>0         | -400<br>-400<br>-250       |                              | -200<br>-200<br>0         | -400<br>-400<br>-250       |                              | -200<br>-200<br>0         | -400<br>-400<br>-250       |                              | ps          | _         |
| tH           | Hold Time<br>SIN<br>Dn<br>Mode                                                                 | 750<br>800<br>500         | 550<br>600<br>300          |                              | 750<br>800<br>500         | 550<br>600<br>300          |                              | 750<br>800<br>500         | 550<br>600<br>300          |                              | ps          | —         |
| trr          | Reset Recovery Time                                                                            | 500                       | 200                        | —                            | 500                       | 200                        | —                            | 500                       | 200                        | _                            | ps          | _         |
| tPW          | Minimum Pulse Width<br>CLK, MR                                                                 | 400                       |                            |                              | 400                       | —                          | —                            | 400                       |                            |                              | ps          | _         |
| tr<br>tf     | Rise/Fall Time<br>SOUT<br>Other                                                                | 100<br>200                | 225<br>425                 | 350<br>650                   | 100<br>200                | 225<br>425                 | 350<br>650                   | 100<br>200                | 225<br>425                 | 350<br>650                   | ps          | 20–80%    |

#### TIMING DIAGRAMS



Timing Diagram A. 4:1 Parallel-to-Serial Conversion

| TIM     | IING DIAGRAMS (CONTINUED) |      |             |             |                 |             |           |
|---------|---------------------------|------|-------------|-------------|-----------------|-------------|-----------|
| CLK     |                           |      |             | $ \$        |                 |             |           |
| RESET   |                           |      |             |             |                 |             |           |
| D0      | )                         | D0–1 |             | D0-2        |                 |             |           |
| D1      |                           | D1–1 |             | D1-2        |                 |             |           |
| D2      | 2 \ \                     | D2–1 |             | D2-2        |                 |             |           |
| D3      | 3                         | D3–1 |             | D3-2        |                 |             |           |
| D4(D0B) |                           | D4–1 |             | D4–2        |                 |             |           |
| D5(D1B) |                           | D5–1 | X           | D5-2        |                 |             |           |
| D6(D2B) | )                         | D6–1 |             | D6-2        |                 |             |           |
| D7(D3B) |                           | D7–1 |             | D7–2        |                 |             |           |
| SOUT    |                           | {[]  | D0-1 D1-1 D | 02–1 D3–1 I | D4–1 X D5–1 X I | D6-1 D7-1 C | 00-2 D1-2 |
| CL/4    | ۱                         |      |             |             |                 |             |           |
| CL/8    | 3                         |      |             |             |                 |             |           |

Timing Diagram B. 8:1 Parallel-to-Serial Conversion

#### **APPLICATIONS INFORMATION**

The SY10E/100E446 are integrated 4:1 parallel-to-serial converters. The chips are designed to work with the E445 device to provide both transmission and receiving of a high-speed serial data path. The E446 can convert 4 bits of data into a 1.3Gb/s NRZ data stream. The device features a SYNC input which allows the user to reset the internal clock circuitry and restart the conversion sequence (see Timing Diagram A). Note that SOUT is triggered by negative clock edges.

The E446 features a differential serial input and internal divide-by-eight circuitry to facilitate the cascading of two devices to build an 8:1 multiplexer. Figure 1 illustrates the architecture for an 8:1 multiplexer using two E446s (see Timing Diagram B). Notice the serial outputs (SOUT) of the lower order converter feed the serial inputs of the higher order device. This feed through of the serial inputs bounds the upper end of the frequency of operation. The clock-to-serial output propagation delay, plus the set-up time of the

serial input pins, must fit into a single clock period for the cascade architecture to function properly. Using the worst case values for these two parameters from the data sheet, tPD CLK to SOUT = 1600ps and ts for SIN = -200ps, yields a minimum period of 1400ps or a clock frequency of 700MHz.

The clock frequency is somewhat lower than that of a single converter. In order to increase this frequency, it is recommended that the clock edge feeding the E446A be delayed with respect to the E446B, as shown in Figure 2.

Perhaps the easiest way to delay the second clock relative to the first is to take advantage of the differential clock inputs of the E446. By connecting the clock for E446A to the complimentary clock input pin, the device will clock a half a clock period after E446B (Figure 2). Utilizing this simple technique will raise the potential conversion frequency up to the maximum 1.3GHz of a stand-alone E446.



Figure 1. Cascaded 8:1 Converter Architecture

#### **APPLICATIONS INFORMATION**



Figure 2. Extended Frequency 8:1 Converter Architecture

# **PRODUCT ORDERING CODE**

| Ordering<br>Code | Package<br>Type | Operating<br>Range |
|------------------|-----------------|--------------------|
| SY10E446JC       | J28-1           | Commercial         |
| SY10E446JCTR     | J28-1           | Commercial         |
| SY100E446JC      | J28-1           | Commercial         |
| SY100E446JCTR    | J28-1           | Commercial         |

### 28 LEAD PLCC (J28-1)



MICREL-SYNERGY 3250 SCOTT BOULEVARD SANTA CLARA CA 95054 USA

TEL + 1 (408) 980-9191 FAX + 1 (408) 914-7878 WEB http://www.micrel.com

This information is believed to be accurate and reliable, however no responsibility is assumed by Micrel for its use nor for any infringement of patents or other rights of third parties resulting from its use. No license is granted by implication or otherwise under any patent or patent right of Micrel Inc.

© 2000 Micrel Incorporated