# K4M51163LE - Y(P)C/L/F

### Mobile-SDRAM

### 8M x 16Bit x 4 Banks Mobile SDRAM in 54FBGA

#### **FEATURES**

- · 2.5V power supply.
- · LVCMOS compatible with multiplexed address.
- · Four banks operation.
- · MRS cycle with address key programs.
  - -. CAS latency (1, 2 & 3).
  - -. Burst length (1, 2, 4, 8 & Full page).
  - -. Burst type (Sequential & Interleave).
- EMRS cycle with address key programs.
- All inputs are sampled at the positive going edge of the system clock.
- Burst read single-bit write operation.
- Special Function Support.
  - -. PASR (Partial Array Self Refresh).
  - -. Internal TCSR (Temperature Compensated Self Refresh)
- · DQM for masking.
- · Auto refresh.
- 64ms refresh period (8K cycle).
- Commercial Temperature Operation (-25°C ~ 70°C).
- 1 /CS Support.
- 2chips DDP 54Balls FBGA with 0.8mm ball pitch (-YXXX: Leaded, -PXXX: Lead Free).

#### GENERAL DESCRIPTION

The K4M51163LE is 536,870,912 bits synchronous high data rate Dynamic RAM organized as 4 x 8,388,608 words by 16 bits, fabricated with SAMSUNG's high performance CMOS technology. Synchronous design allows precise cycle control with the use of system clock and I/O transactions are possible on every clock cycle. Range of operating frequencies, programmable burst lengths and programmable latencies allow the same device to be useful for a variety of high bandwidth and high performance memory system applications.

### **ORDERING INFORMATION**

| Part No.               | Max Freq.      | Interface | Package                       |
|------------------------|----------------|-----------|-------------------------------|
| K4M51163LE-Y(P)C/L/F80 | 125MHz(CL=3)   | FIEL W    | W                             |
| K4M51163LE-Y(P)C/L/F1H | 105MHz(CL=2)   | LVCMOS    | 54 FBGA<br>Leaded (Lead Free) |
| K4M51163LE-Y(P)C/L/F1L | 105MHz(CL=3)*1 |           | ,                             |

<sup>-</sup> Y(P)C/L/F: Normal / Low / Low Power, Commercial Temperature(-25°C ~ 70°C)

- 1. In case of 40MHz Frequency, CL1 can be supported.
- 2. Samsung shall not offer for sale or sell either directly or through and third-party proxy, and DRAM memory products that include "Multi-Die Plastic DRAM" for use as components in general and scientific computers such as, by way of example, mainframes, servers, work stations or desk top computers for the first three years of five year term of this license. Nothing herein limits the rights of Samsung to use Multi-Die Plastic DRAM in other products or other applications under paragrangh such as mobile, telecom or non-computer application(which include by way of example laptop or notebook computers, cell phones, televisions or visual monitors).
  - Violation may subject the customer to legal claims and also excludes any warranty against infringement from Samsung."
- 3. Samsung are not designed or manufactured for use in a device or system that is used under circumstance in which human life is potentially at stake. Please contact to the memory marketing team in samsung electronics when considering the use of a product contained herein for any specific purpose, such as medical, aerospace, nuclear, military, vehicular or undersea repeater use.



# **FUNCTIONAL BLOCK DIAGRAM**



# **Package Dimension and Pin Configuration**





< Top View $^{*2}$  >



#A1 Ball Origin Indicator

| Pin Name  | Pin Function             |
|-----------|--------------------------|
| CLK       | System Clock             |
| CS        | Chip Select              |
| CKE       | Clock Enable             |
| A0 ~ A12  | Address                  |
| BA0 ~ BA1 | Bank Select Address      |
| RAS       | Row Address Strobe       |
| CAS       | Column Address Strobe    |
| WE        | Write Enable             |
| L(U)DQM   | Data Input/Output Mask   |
| DQ0 ~ 15  | Data Input/Output        |
| VDD/Vss   | Power Supply/Ground      |
| VDDQ/Vssq | Data Output Power/Ground |

| SEC week XXXX K4M51163LE |  |
|--------------------------|--|

[Unit:mm]

| Symbol         | Min  | Тур  | Max  |
|----------------|------|------|------|
| А              | 1.00 | 1.10 | 1.20 |
| A <sub>1</sub> | 0.27 | 0.32 | 0.37 |
| Е              | -    | 11.5 | -    |
| E <sub>1</sub> | -    | 6.40 | -    |
| D              | -    | 10.0 | -    |
| D <sub>1</sub> | -    | 6.40 | -    |
| е              | -    | 0.80 | -    |
| b              | 0.40 | 0.45 | 0.50 |
| Z              | -    | -    | 0.10 |

### **ABSOLUTE MAXIMUM RATINGS**

| Parameter                             | Symbol    | Value      | Unit |
|---------------------------------------|-----------|------------|------|
| Voltage on any pin relative to Vss    | VIN, VOUT | -1.0 ~ 4.6 | V    |
| Voltage on VDD supply relative to Vss | VDD, VDDQ | -1.0 ~ 4.6 | V    |
| Storage temperature                   | Tstg      | -55 ~ +150 | °C   |
| Power dissipation                     | PD        | 1.0        | W    |
| Short circuit current                 | los       | 50         | mA   |

#### NOTES:

Permanent device damage may occur if ABSOLUTE MAXIMUM RATINGS are exceeded.

Functional operation should be restricted to recommended operating condition.

Exposure to higher than recommended voltage for extended periods of time could affect device reliability.

### **DC OPERATING CONDITIONS**

Recommended operating conditions (Voltage referenced to Vss = 0V, TA = -25 to 70°C)

| Parameter                 | Symbol | Min           | Тур | Max        | Unit         | Note        |
|---------------------------|--------|---------------|-----|------------|--------------|-------------|
|                           | VDD    | 2.3           | 2.5 | 2.7        | V            |             |
| Supply voltage            | VDDQ   | 2.3           | 2.5 | 2.7        | V            |             |
|                           | VDDQ   | 1.65          | -   | 2.7        | V            | 1           |
| Input logic high voltage  | VIH    | 0.8 x VDDQ    | -   | VDDQ + 0.3 | V            | 2           |
| Input logic low voltage   | VIL    | -0.3          | 0   | 0.3        | V            | 3           |
| Output logic high voltage | Voн    | VOH VDDQ -0.2 |     | V          | Iон = -0.1mA |             |
| Output logic low voltage  | VoL    | -             | -   | 0.2        | V            | IoL = 0.1mA |
| Input leakage current     | I⊔     | -10           | -   | 10         | uA           | 4           |

- Samsung can support VDDQ 2.5V(in general case) and 1.8V(in specific case) for VDD 2.5V products.
   Please contact to the memory marketing team in Samsung Electronics when considering the use of VDDQ 1.8V(Min 1.65V).
   VIH (max) = 3.0V AC. The overshoot voltage duration is ≤ 3ns.
- 3. VIL (min) = -1.0V AC. The undershoot voltage duration is  $\le$  3ns. 4. Any input 0V  $\le$  VIN  $\le$  VDDQ.

Input leakage currents include Hi-Z output leakage for all bi-directional buffers with tri-state outputs.

5. Dout is disabled,  $0V \le VOUT \le VDDQ$ .

# $\textbf{CAPACITANCE} \text{ (VDD} = 2.5\text{V}, \ \text{TA} = 23^{\circ}\text{C}, \text{ } \text{f} = \text{1MHz}, \text{ } \text{VREF} = 0.9\text{V} \pm 50 \text{ mV} \text{)}$

| Pin                   | Symbol | Min | Max  | Unit | Note |
|-----------------------|--------|-----|------|------|------|
| Clock                 | Ссік   | 3.0 | 12.0 | pF   |      |
| RAS, CAS, WE, CS, CKE | CIN    | 3.0 | 12.0 | pF   |      |
| DQM                   | CIN    | 1.5 | 6.0  | pF   |      |
| Address               | CADD   | 3.0 | 12.0 | pF   |      |
| DQ0 ~ DQ15            | Соит   | 3.0 | 6.5  | pF   |      |

### **DC CHARACTERISTICS**

Recommended operating conditions (Voltage referenced to Vss = 0V,  $T_A = -25$  to  $70^{\circ}$ C)

| D                                             | 0      | _                                                                                 | 0              | P                                        |       | Version     |      | 1114          | Nete |  |                           |  |     |     |    |   |
|-----------------------------------------------|--------|-----------------------------------------------------------------------------------|----------------|------------------------------------------|-------|-------------|------|---------------|------|--|---------------------------|--|-----|-----|----|---|
| Parameter                                     | Symbol | 10                                                                                | est Cond       | iition                                   | -80   | -1H         | -1L  | Unit          | Note |  |                           |  |     |     |    |   |
| Operating Current<br>(One Bank Active)        | Icc1   | Burst length = 1<br>tRC ≥ tRC(min)<br>lo = 0 mA                                   | trc ≥ trc(min) |                                          |       |             |      | RC ≥ tRC(min) |      |  | $RC \ge tRC(min)$ 150 145 |  | 145 | 130 | mA | 1 |
| Precharge Standby Current in                  | Icc2P  | CKE ≤ VIL(max), t                                                                 | cc = 10n       | s                                        |       | 1.5         |      | mA            |      |  |                           |  |     |     |    |   |
| power-down mode                               | Icc2PS | CKE & CLK ≤ VIL(                                                                  | max), tco      | C = ∞                                    |       | 1.5         |      | IIIA          |      |  |                           |  |     |     |    |   |
| Precharge Standby Current                     | Icc2N  | CKE ≥ VIH(min), C<br>Input signals are o                                          |                | min), tcc = 10ns<br>one time during 20ns |       | 20          |      | - mA          |      |  |                           |  |     |     |    |   |
| in non power-down mode                        | Icc2NS | CKE ≥ VIH(min), C<br>Input signals are s                                          |                | (max), $tcc = \infty$                    |       | 10          |      | IIIA          |      |  |                           |  |     |     |    |   |
| Active Standby Current                        | ІссзР  | CKE ≤ VIL(max), to                                                                | cc = 10n       | S                                        | 8     |             |      | mA            |      |  |                           |  |     |     |    |   |
| in power-down mode                            | Icc3PS | CKE & CLK ≤ VIL(                                                                  | max), tco      | $C = \infty$                             |       | 8           | IIIA |               |      |  |                           |  |     |     |    |   |
| Active Standby Current in non power-down mode | ІссзN  | CKE ≥ VIH(min), C<br>Input signals are o                                          |                | min), tcc = 10ns<br>one time during 20ns | 45    |             |      | mA            |      |  |                           |  |     |     |    |   |
| (One Bank Active)                             | Icc3NS | CKE $\geq$ VIH(min), CLK $\leq$ VIL(max), tcc = $\infty$ Input signals are stable |                |                                          |       | 40          | 40   |               |      |  |                           |  |     |     |    |   |
| Operating Current<br>(Burst Mode)             | Icc4   | Io = 0 mA Page burst 4Banks Activated tccd = 2CLKs                                | I              |                                          | 230   | 210         | 190  | mA            | 1    |  |                           |  |     |     |    |   |
| Refresh Current                               | Icc5   | trc ≥ trc(min)                                                                    |                |                                          | 350   | 320         | 280  | mA            | 2    |  |                           |  |     |     |    |   |
|                                               |        |                                                                                   |                | -C                                       |       | 1800        | •    | uA            | 4    |  |                           |  |     |     |    |   |
|                                               |        |                                                                                   |                | -L                                       |       | 1300        |      | uA            | 5    |  |                           |  |     |     |    |   |
| Self Refresh Current                          | Icc6   | CKE ≤ 0.2V                                                                        |                | Internal TCSR                            | Max 4 | x 40 Max 70 |      | °C            | 3    |  |                           |  |     |     |    |   |
|                                               | 1000   | ONE SULZV                                                                         | -F             | Full Array                               | 850   |             | 1300 |               |      |  |                           |  |     |     |    |   |
|                                               |        |                                                                                   |                | 1/2 of Full Array                        |       | 600 900     |      | uA            | 6    |  |                           |  |     |     |    |   |
|                                               |        |                                                                                   |                | 1/4 of Full Array                        | 500   |             | 700  |               |      |  |                           |  |     |     |    |   |

- 1. Measured with outputs open.
- 2. Refresh period is 64ms.
- 3. Internal TCSR can be supported(In commercial Temp : Max 40°C/Max 70°C).
- 4. K4M51163LE-Y(P)C\*\*
- 5. K4M51163LE-Y(P)L\*\*
- 6. K4M51163LE-Y(P)F\*\*
- 7. Unless otherwise noted, input swing level is CMOS(VIH /VIL=VDDQ/VSSQ).

## AC OPERATING TEST CONDITIONS(VDD = $2.5V \pm 0.2V$ , TA = -25 to $70^{\circ}$ C)

| Parameter                                 | Value            | Unit |
|-------------------------------------------|------------------|------|
| AC input levels (Vih/Vil)                 | 0.9 x Vddq / 0.2 | V    |
| Input timing measurement reference level  | 0.5 x Vddq       | V    |
| Input rise and fall time                  | tr/tf = 1/1      | ns   |
| Output timing measurement reference level | 0.5 x Vddq       | V    |
| Output load condition                     | See Figure 2     |      |



Figure 2. AC Output Load Circuit

### **OPERATING AC PARAMETER**

(AC operating conditions unless otherwise noted)

| Parameter                        |               | Symbol        |     | Version    |    | Unit  | Note |
|----------------------------------|---------------|---------------|-----|------------|----|-------|------|
| i didilictoi                     |               | Symbol        | -80 | -80 -1H    |    | Offic | Note |
| Row active to row active delay   |               | trrd(min)     | 16  | 19         | 19 | ns    | 1    |
| RAS to CAS delay                 |               | trcd(min)     | 19  | 19         | 24 | ns    | 1    |
| Row precharge time               |               | trp(min)      | 19  | 19         | 24 | ns    | 1    |
| Danie affina fina                |               | tras(min)     | 48  | 50         | 60 | ns    | 1    |
| Row active time                  |               | tras(max)     |     | 100        |    | us    |      |
| Row cycle time                   |               | trc(min)      | 67  | 69         | 84 | ns    | 1    |
| Last data in to row precharge    |               | trdl(min)     | 2   |            |    | CLK   | 2    |
| Last data in to Active delay     |               | tDAL(min)     |     | tRDL + tRP | -  | 3     |      |
| Last data in to new col. address | delay         | tcdl(min)     |     | 1          |    |       | 2    |
| Last data in to burst stop       |               | tBDL(min)     |     | 1          |    |       | 2    |
| Col. address to col. address de  | lay           | tccd(min)     |     | 1          |    | CLK   | 4    |
| Number of valid output data      | CAS latency=3 |               |     | 2          |    |       |      |
| Number of valid output data      | CAS latency=2 |               | 1   |            |    | ea    | 5    |
| Number of valid output data      | (             | CAS latency=1 |     | 0          |    |       |      |

<sup>1.</sup> The minimum number of clock cycles is determined by dividing the minimum time required with clock cycle time and then rounding off to the next higher integer.

<sup>2.</sup> Minimum delay is required to complete write.

<sup>3.</sup> Minimum tRDL=2CLK and tDAL(= tRDL + tRP) is required to complete both of last data write command(tRDL) and precharge command(tRP).

<sup>4.</sup> All parts allow every cycle column address change.

<sup>5.</sup> In case of row precharge interrupt, auto precharge and read burst stop.

## AC CHARACTERISTICS(AC operating conditions unless otherwise noted)

|                           |               |        | -8  | 30   | -1  | Н    | -1  | IL   |      |      |
|---------------------------|---------------|--------|-----|------|-----|------|-----|------|------|------|
| Parameter                 | r             | Symbol | Min | Max  | Min | Max  | Min | Max  | Unit | Note |
| CLK cycle time            | CAS latency=3 | tcc    | 8   |      | 9.5 |      | 9.5 |      |      |      |
| CLK cycle time            | CAS latency=2 | tcc    | 9.5 | 1000 | 9.5 | 1000 | 12  | 1000 | ns   | 1    |
| CLK cycle time            | CAS latency=1 | tcc    | -   |      | -   |      | 25  |      |      |      |
| CLK to valid output delay | CAS latency=3 | tsac   |     | 6    |     | 7    |     | 7    |      |      |
| CLK to valid output delay | CAS latency=2 | tsac   |     | 7    |     | 7    |     | 8    | ns   | 1,2  |
| CLK to valid output delay | CAS latency=1 | tsac   |     | -    |     | -    |     | 20   |      |      |
| Output data hold time     | CAS latency=3 | tон    | 2.5 |      | 2.5 |      | 2.5 |      |      |      |
| Output data hold time     | CAS latency=2 | tон    | 2.5 |      | 2.5 |      | 2.5 |      | ns   | 2    |
| Output data hold time     | CAS latency=1 | tон    | -   |      | -   |      | 2.5 |      |      |      |
| CLK high pulse width      |               | tсн    | 2.5 |      | 3.0 |      | 3.0 |      | ns   | 3    |
| CLK low pulse width       |               | tcL    | 2.5 |      | 3.0 |      | 3.0 |      | ns   | 3    |
| Input setup time          |               | tss    | 2.0 |      | 2.5 |      | 2.5 |      | ns   | 3    |
| Input hold time           |               | tsH    | 1.0 |      | 1.5 |      | 1.5 |      | ns   | 3    |
| CLK to output in Low-Z    |               | tsLz   | 1   |      | 1   |      | 1   |      | ns   | 2    |
|                           | CAS latency=3 |        |     | 6    |     | 7    |     | 7    |      |      |
| CLK to output in Hi-Z     | CAS latency=2 | tsHZ   |     | 7    |     | 7    |     | 8    | ns   |      |
|                           | CAS latency=1 |        |     | -    |     | -    |     | 20   |      |      |

<sup>1.</sup> Parameters depend on programmed CAS latency.

<sup>2.</sup> If clock rising time is longer than 1ns, (tr/2-0.5)ns should be added to the parameter.

<sup>3.</sup> Assumed input rise and fall time (tr & tf) = 1ns.

If tr & tf is longer than 1ns, transient time compensation should be considered,

i.e., [(tr + tf)/2-1]ns should be added to the parameter.

### SIMPLIFIED TRUTH TABLE

| COMMAND          |                 | CKEn-1       | CKEn | cs  | RAS | CAS | WE | DQM   | BA0,1 | A10/AP | A12,A11,<br>A9 ~ A0 | Note               |      |
|------------------|-----------------|--------------|------|-----|-----|-----|----|-------|-------|--------|---------------------|--------------------|------|
| Register         | Mode Regis      | ster Set     | Н    | Х   | L   | L   | L  | L     | Х     |        | OP CODE             |                    |      |
|                  | Auto Refres     | sh           | . Н  | Н   | L   | L   | L  | Н     | х     |        | Х                   |                    | 3    |
| Refresh          |                 | Entry        |      | L   | _   | _   | _  | ''    | ^     |        | ^                   |                    | 3    |
| Kellesii         | Self<br>Refresh | Exit         | L    | Н   | L   | Н   | Н  | Н     | Х     |        | Х                   |                    | 3    |
|                  |                 | LAIL         | _    | ''' | Н   | Х   | Х  | Х     | ^     |        | ^                   |                    | 3    |
| Bank Active & Ro | ow Addr.        |              | Н    | Χ   | L   | L   | Н  | Н     | Х     | V      | Row A               | Address            |      |
| Read &           |                 | arge Disable |      | V   |     |     |    |       | Х     | .,     | L                   | Column             | 4    |
| Column Address   | Auto Precha     | arge Enable  | H    | X   | L   | Н   | L  | L H   | ^     | V      | Н                   | Address<br>(A0~A9) | 4, 5 |
| Write &          | Auto Precha     | arge Disable |      | .,  |     |     |    |       | L X   |        | L                   | Column             | 4    |
| Column Address   | Auto Precha     | arge Enable  | H    | X   | L   | Н   | L  | L     |       | V H    |                     | Address<br>(A0~A9) | 4, 5 |
| Burst Stop       | I .             |              | Н    | Х   | L   | Н   | Н  | L     | Х     |        | Х                   | , ,                | 6    |
| Precharge        | Bank Selec      | tion         | Н    |     | L   | L   | Н  | L     | Х     | V      | L                   | Х                  |      |
| Frecharge        | All Banks       |              | П П  | Х   | _   | _   | П  | '   - | ^     | Х      | Х Н                 |                    |      |
|                  |                 | Entry        | Н    | L   | Н   | Х   | Х  | Х     | Х     |        |                     |                    |      |
| Clock Suspend o  |                 | Litty        | ''   | _   | L   | V   | V  | V     | ^     |        | Х                   |                    |      |
|                  |                 | Exit         | L    | Н   | Х   | Х   | Х  | Х     | Х     |        |                     |                    |      |
|                  |                 | Entry        | Н    | L   | Н   | Х   | Х  | Х     | х     |        |                     |                    |      |
| Precharge Power  | r Down          | Litty        | ''   | _   | L   | Н   | Н  | Н     | ^     | Х      |                     |                    |      |
| Mode             |                 | Exit         | L    | Н   | Η   | Х   | Х  | Х     | х     |        | ^                   |                    |      |
|                  |                 | EXIL         | L    | П   | L   | V   | V  | V     | ^     |        |                     |                    |      |
| DQM              |                 |              | Н    |     |     | Х   |    | •     | V     |        | Х                   |                    | 7    |
| No Operation Co  | mmand           |              | Н    | Х   | Н   | Х   | Х  | Х     | Х     |        | Х                   |                    |      |
| TNO Operation Co | iiiiilallu      |              | П    | ^   | L   | Н   | Н  | Н     | ^     |        | ^                   |                    |      |

(V=Valid, X=Don't Care, H=Logic High, L=Logic Low)

### NOTES:

1. OP Code : Operand Code

A0 ~ A12 & BA0 ~ BA1 : Program keys. (@MRS)

- MRS can be issued only at all banks precharge state.
   A new command can be issued after 2 CLK cycles of MRS.
- 3. Auto refresh functions are the same as CBR refresh of DRAM.

The automatical precharge without row precharge command is meant by "Auto".

Auto/self refresh can be issued only at all banks precharge state.

Partial self refresh can be issued only after setting partial self refresh mode of EMRS.

- 4. BA0 ~ BA1 : Bank select addresses.
- 5. During burst read or write with auto precharge, new read/write command can not be issued.

Another bank read/write command can be issued after the end of burst. New row active of the associated bank can be issued at tRP after the end of burst.

- New row active of the associated bank can be issued at tRP after the end of bur
- 6. Burst stop command is valid at every burst length.
- 7. DQM sampled at the positive going edge of CLK masks the data-in at that same CLK in write operation (Write DQM latency is 0), but in read operation, it makes the data-out Hi-Z state after 2 CLK cycles. (Read DQM latency is 2).



### A. MODE REGISTER FIELD TABLE TO PROGRAM MODES

Register Programmed with Normal MRS

| Address  | BA0 ~ BA1                  | A12 ~ A10/AP      | <b>A9</b> *2 | A8     | A7   | A6 | A5       | A4  | А3 | A2 | <b>A</b> 1 | Α0  |
|----------|----------------------------|-------------------|--------------|--------|------|----|----------|-----|----|----|------------|-----|
| Function | "0" Setting for Normal MRS | RFU <sup>*1</sup> | W.B.L        | Test I | Mode | CA | \S Later | ncy | ВТ | Bu | ırst Lenç  | gth |

### **Normal MRS Mode**

|    | Test Mode CAS Latency |                   |    |    |    |          | Burst Type Burst Leng |             |                     |    |            |    | th        |          |  |
|----|-----------------------|-------------------|----|----|----|----------|-----------------------|-------------|---------------------|----|------------|----|-----------|----------|--|
| A8 | A7                    | Туре              | A6 | A5 | A4 | Latency  | А3                    |             | Туре                | A2 | <b>A</b> 1 | A0 | BT=0      | BT=1     |  |
| 0  | 0                     | Mode Register Set | 0  | 0  | 0  | Reserved | 0                     | Sec         | quential            | 0  | 0          | 0  | 1         | 1        |  |
| 0  | 1                     | Reserved          | 0  | 0  | 1  | 1        | 1                     | Interleave  |                     | 0  | 0          | 1  | 2         | 2        |  |
| 1  | 0                     | Reserved          | 0  | 1  | 0  | 2        | !                     | Mode Select |                     |    | 1          | 0  | 4         | 4        |  |
| 1  | 1                     | Reserved          | 0  | 1  | 1  | 3        | BA1                   | BA0         | Mode                | 0  | 1          | 1  | 8         | 8        |  |
|    | Write                 | Burst Length      | 1  | 0  | 0  | Reserved |                       |             | Setting             | 1  | 0          | 0  | Reserved  | Reserved |  |
| А9 |                       | Length            | 1  | 0  | 1  | Reserved | 0                     | _           |                     | 1  | 0          | 1  | Reserved  | Reserved |  |
| 0  | 0 Burst               |                   | 1  | 1  | 0  | Reserved | U                     | 0           | for Nor-<br>mal MRS | 1  | 1          | 0  | Reserved  | Reserved |  |
| 1  |                       | Single Bit        | 1  | 1  | 1  | Reserved |                       |             |                     | 1  | 1          | 1  | Full Page | Reserved |  |

Full Page Length x16: 512Mb(1024)

Register Programmed with Extended MRS

| Address  | BA1  | BA0    | A12 ~ A10/AP | A9    | A8 | A7 | A6 | A5 | A4    | А3 | A2   | <b>A</b> 1 | Α0 |
|----------|------|--------|--------------|-------|----|----|----|----|-------|----|------|------------|----|
| Function | Mode | Select |              | RFU*1 |    |    | DS |    | RFU*1 |    | PASR |            |    |

# EMRS for PASR(Partial Array Self Ref.) & DS(Driver Strength)

|      | ı      | Mode Select | 1            |        | Driver Strength       |      |          |          |    | PASR |                         |                   |  |  |  |  |
|------|--------|-------------|--------------|--------|-----------------------|------|----------|----------|----|------|-------------------------|-------------------|--|--|--|--|
| BA1  | BA0    |             | Mode         |        | A6 A5 Driver Strength |      |          | A2       | A1 | A0   | Size of Refreshed Array |                   |  |  |  |  |
| 0    | 0      | No          | rmal MRS     | 0      | 0                     | Full |          | 0        | 0  | 0    | Full Array              |                   |  |  |  |  |
| 0    | 1      | R           | Reserved     |        | 0                     | 1    | 1/2      |          | 0  | 0    | 1                       | 1/2 of Full Array |  |  |  |  |
| 1    | 0      | EMRS for    | r Mobile SDR | RAM    | 1                     | 0    | Reserved |          | 0  | 1    | 0                       | 1/4 of Full Array |  |  |  |  |
| 1    | 1      | R           | Reserved     |        | 1                     | 1    | R        | teserved | 0  | 1    | 1                       | Reserved          |  |  |  |  |
|      |        |             | Reserved A   | ddress | S                     |      |          |          | 1  | 0    | 0                       | Reserved          |  |  |  |  |
| A12~ | A10/AP | A9          | A8           | А      | 7                     | A    | A4 A3    |          | 1  | 0    | 1                       | Reserved          |  |  |  |  |
| 0    |        | 0           | 0            | (      | <b>1</b>              |      | 0        | 0        | 1  | 1    | 0                       | Reserved          |  |  |  |  |
|      | •      |             |              | `      | •                     | , i  | •        |          | 1  | 1    | 1                       | Reserved          |  |  |  |  |

- 1. RFU(Reserved for future use) should stay "0" during MRS cycle.
  2. If A9 is high during MRS cycle, "Burst Read Single Bit Write" function will be enabled.



## **Partial Array Self Refresh**

- 1. In order to save power consumption, Mobile SDRAM has PASR option.
- 2. Mobile SDRAM supports 3 kinds of PASR in self refresh mode: Full Array, 1/2 of Full Array, and 1/4 of Full Array.

| BA1=0 | BA1=0 |
|-------|-------|
| BA0=0 | BA0=1 |
| BA1=1 | BA1=1 |
| BA0=0 | BA0=1 |

BA1=0 BA0=0 BA0=1 BA1=1 BA0=0 BA1=1 BA0=1 BA1=0 BA0=0 BA0=1 BA1=1 BA0=0 BA1=1 BA0=1

- Full Array

- 1/2 Array

- 1/4 Array



Partial Self Refresh Area

### Internal Temperature Compensated Self Refresh(Internal TCSR)

- 1. In order to save power consumption, Mobile-DRAM includes the internal temperature sensor and control units to control the self refresh cycle automatically according to the two temperature range: Max 40 °C and Max 70 °C.
- 2. If the EMRS for external TCSR is issued by the controller, this EMRS code for TCSR is ignored.

|                   |      |            | Self Refresh | Current (Icc6)                     |     |    |
|-------------------|------|------------|--------------|------------------------------------|-----|----|
| Temperature Range | - C  | -L         |              | Unit                               |     |    |
|                   | - 0  | <b>-</b> L | Full Array   | Full Array 1/2 of Full Array 1/4 o |     |    |
| Max 70 °C         | 1800 | 1300       | 1300         | 900                                | 700 | uA |
| Max 40 °C         | 1000 | 1300       | 850          | 600                                | 500 | uA |

### **B. POWER UP SEQUENCE**

- 1. Apply power and attempt to maintain CKE at a high state and all other inputs may be undefined.
- Apply VDD before or at the same time as VDDQ.
- 2. Maintain stable power, stable clock and NOP input condition for a minimum of 200us.
- 3. Issue precharge commands for all banks of the devices.
- 4. Issue 2 or more auto-refresh commands.
- 5. Issue a mode register set command to initialize the mode register.
- 6. Issue a extended mode register set command to define DS or PASR operating type of the device after normal MRS.

EMRS cycle is not mandatory and the EMRS command needs to be issued only when DS or PASR is used.

The default state without EMRS command issued is the full driver strength and full array refreshed.

The device is now ready for the operation selected by EMRS.

For operating with DS or PASR, set DS or PASR mode in EMRS setting stage.

In order to adjust another mode in the state of DS or PASR mode, additional EMRS set is required but power up sequence is not needed again at this time. In that case, all banks have to be in idle state prior to adjusting EMRS set.



# C. BURST SEQUENCE

## 1. BURST LENGTH = 4

| Initial A | Initial Address |   | Sean | ential |   | Interleave |   |   |   |  |  |  |
|-----------|-----------------|---|------|--------|---|------------|---|---|---|--|--|--|
| A1        | A0              |   | Ocqu | Cittai |   | o.iouve    |   |   |   |  |  |  |
| 0         | 0               | 0 | 1    | 2      | 3 | 0          | 1 | 2 | 3 |  |  |  |
| 0         | 1               | 1 | 2    | 3      | 0 | 1          | 0 | 3 | 2 |  |  |  |
| 1         | 0               | 2 | 3    | 0      | 1 | 2          | 3 | 0 | 1 |  |  |  |
| 1         | 1               | 3 | 0    | 1      | 2 | 3          | 2 | 1 | 0 |  |  |  |

### 2. BURST LENGTH = 8

| Init | ial Addr | ess |   |   |   | Soan | ential  |   |   | Interleave |   |   |   |   |   |   |   |   |
|------|----------|-----|---|---|---|------|---------|---|---|------------|---|---|---|---|---|---|---|---|
| A2   | A1       | A0  |   |   |   | Jequ | Cilliai |   |   |            |   |   |   |   |   |   |   |   |
| 0    | 0        | 0   | 0 | 1 | 2 | 3    | 4       | 5 | 6 | 7          | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 |
| 0    | 0        | 1   | 1 | 2 | 3 | 4    | 5       | 6 | 7 | 0          | 1 | 0 | 3 | 2 | 5 | 4 | 7 | 6 |
| 0    | 1        | 0   | 2 | 3 | 4 | 5    | 6       | 7 | 0 | 1          | 2 | 3 | 0 | 1 | 6 | 7 | 4 | 5 |
| 0    | 1        | 1   | 3 | 4 | 5 | 6    | 7       | 0 | 1 | 2          | 3 | 2 | 1 | 0 | 7 | 6 | 5 | 4 |
| 1    | 0        | 0   | 4 | 5 | 6 | 7    | 0       | 1 | 2 | 3          | 4 | 5 | 6 | 7 | 0 | 1 | 2 | 3 |
| 1    | 0        | 1   | 5 | 6 | 7 | 0    | 1       | 2 | 3 | 4          | 5 | 4 | 7 | 6 | 1 | 0 | 3 | 2 |
| 1    | 1        | 0   | 6 | 7 | 0 | 1    | 2       | 3 | 4 | 5          | 6 | 7 | 4 | 5 | 2 | 3 | 0 | 1 |
| 1    | 1        | 1   | 7 | 0 | 1 | 2    | 3       | 4 | 5 | 6          | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |