#### 1/3 INCH CCD IMAGE SENSOR FOR NTSC CAMERA

# INTRODUCTION

The KC73125UCA is an interline transfer CCD area image sensor developed for NTSC 1/3 inch optical format video cameras, surveillance cameras, object detectors and image pattern recognizers. High sensitivity is achieved through the adoption of Ye, Cy, Mg and G complementary color mosaic filters, on-chip micro lenses and HAD (Hole Accumulated Diode) photosensors. This chip features a field integration read out system and an electronic shutter with variable charge storage time.



#### **FEATURES**

- High Sensitivity
- Optical Size 1/3 inch Format
- Ye, Cy, Mg, G On-chip Comple-mentary Color Mosaic Filter
- Variable Speed Electronic Shutter (1/60, 1/100 ~ 1/10,000sec)
- Low Dark Current
- Horizontal Register 5V Drive
- 16pin Ceramic DIP Package
- Field Integration Read Out System
- No DC Bias on Reset Gate

#### ORDERING INFORMATION

| Device     | Package       | Operating       |
|------------|---------------|-----------------|
| KC73125UCA | 16Pin Cer DIP | -10 °C ~ +60 °C |

### **STRUCTURE**

Number of Total Pixels: 537(H) × 505(V)
 Number of Effective Pixels: 510(H) × 492(V)

Chip Size: 6.00mm(H) × 4.95mm(V)
 Unit Pixel Size: 9.60μm(H) × 7.50μm(V)
 Optical Blacks & Dummies: Refer to Figure Below

Vertical 1 Line (Even Field Only)



### **BLOCK DIAGRAM**



Figure 1. Block Diagram

#### PIN DESCRIPTION

**Table 1. Pin Description** 

| Pin | Symbol              | Description                   | Pin    | Symbol         | Description                     |
|-----|---------------------|-------------------------------|--------|----------------|---------------------------------|
| 1   | $\Phi_{	extsf{V4}}$ | Vertical CCD transfer clock 4 | 9      | $V_{DD}$       | Output stage drain bias         |
| 2   | $\Phi_{V3}$         | Vertical CCD transfer clock 3 | 10 GNE |                | Ground                          |
| 3   | $\Phi_{V2}$         | Vertical CCD transfer clock 2 | 11     | SUB            | Substrate bias                  |
| 4   | $\Phi_{ m V1}$      | Vertical CCD transfer clock 1 | 12     | V <sub>L</sub> | Protection circuit bias         |
| 5   | GND                 | Ground                        | 13     | $\Phi_{RS}$    | Charge reset clock              |
| 6   | $V_{GG}$            | Output stage gate bias        | 14     | NC             | No connection                   |
| 7   | V <sub>SS</sub>     | Output stage source bias      | 15     | $\Phi_{H1}$    | Horizontal CCD transfer clock 1 |
| 8   | V <sub>OUT</sub>    | Signal output                 | 16     | $\Phi_{H2}$    | Horizontal CCD transfer clock 2 |

# ABSOLUTE MAXIMUM RATINGS (NOTE)

**Table 2. Absolute Maximum Ratings** 

| Characteristics                         | Symbols                                                    | Min. | Max. | Unit |
|-----------------------------------------|------------------------------------------------------------|------|------|------|
| Substrate voltage                       | SUB - GND                                                  | -0.3 | 55   | V    |
| Supply voltage                          | V <sub>DD</sub> , V <sub>OUT</sub> , V <sub>SS</sub> - GND | -0.3 | 18   | V    |
|                                         | V <sub>DD</sub> , V <sub>OUT</sub> , V <sub>SS</sub> - SUB | -55  | 10   | V    |
| Vertical clock input voltage            | $\Phi_{V1},\Phi_{V2},\Phi_{V3},\Phi_{V4}$ - GND            | -10  | 20   | V    |
|                                         | $\Phi_{V1},\Phi_{V2},\Phi_{V3},\Phi_{V4}\text{-}V_L$       | -0.3 | 30   | V    |
|                                         | $\Phi_{V1}, \Phi_{V2}, \Phi_{V3}, \Phi_{V4}$ - SUB         | -55  | 10   | V    |
| Horizontal clock input voltage          | $\Phi_{\text{H1}}, \Phi_{\text{H2}}$ - GND                 | -0.3 | 10   | V    |
|                                         | $\Phi_{\text{H1}},\Phi_{\text{H2}}$ - SUB                  | -55  | 17   | V    |
| Voltage difference between vertical and | $\Phi_{V1},\Phi_{V2},\Phi_{V3},\Phi_{V4}$                  |      | 15   | V    |
| horizontal clock input pins             |                                                            |      | 27   | V    |
|                                         | $\Phi_{H1}, \Phi_{H2}$                                     |      | 17   | V    |
|                                         | $\Phi_{\text{H1}},\Phi_{\text{H2}}$ - $\Phi_{\text{V4}}$   | -17  | 17   | V    |
| Output clock input voltage              | $\Phi_{RS},V_{GG}$ - GND                                   | -0.3 | 15   | V    |
|                                         | $\Phi_{RS}$ , $V_{GG}$ - $SUB$                             | -55  | 10   | V    |
| Protection circuit bias voltage         | V <sub>L</sub> - SUB                                       | -55  | 10   | V    |
| Operating temperature                   | T <sub>OP</sub>                                            | -10  | 60   | °C   |
| Storage temperature                     | T <sub>STG</sub>                                           | -30  | 80   | °C   |

**NOTE:** The device can be destroyed, if the applied voltage or temperature is higher than the absolute maximum rating voltage or temperature.

# **DC CHARACTERISTICS**

**Table 3. DC Characteristics** 

| Item                                                       | Symbol           | Min.                            | Тур.                       | Max.  | Unit | Remark |
|------------------------------------------------------------|------------------|---------------------------------|----------------------------|-------|------|--------|
| Output stage drain bias                                    | $V_{DD}$         | 14.55                           | 15.0                       | 15.45 | V    |        |
| Output stage gate voltage                                  | $V_{GG}$         | 1.75                            | 2.0                        | 2.25  | V    |        |
| Output stage source voltage                                | V <sub>SS</sub>  | Grour                           | Ground through $680\Omega$ |       | V    | ±5%    |
| Substrate voltage adjustment range                         | V <sub>SUB</sub> | 7.0                             |                            | 14.5  | V    |        |
| Fluctuation voltage range after substrate voltage adjusted | $\Delta V_{SUB}$ | -3                              |                            | 3     | %    |        |
| Protection circuit bias voltage                            | V <sub>L</sub>   | The lowest vertical clock level |                            |       |      |        |
| Output stage drain current                                 | I <sub>DD</sub>  |                                 | 2.5                        |       | mA   |        |

# **CLOCK VOLTAGE CONDITIONS**

**Table 4. Clock Voltage Conditions** 

| Item                              | Symbol                              | Min.  | Тур. | Max.  | Unit | Remark     |
|-----------------------------------|-------------------------------------|-------|------|-------|------|------------|
| Read-out clock voltage            | V <sub>VH1</sub> , V <sub>VH3</sub> | 14.55 | 15.0 | 15.45 | V    | High level |
| Vertical transfer clock voltage   | V <sub>VM1</sub> ~ V <sub>VM4</sub> | -0.2  | 0.0  | 0.2   | V    | Middle     |
|                                   | V <sub>VL1</sub> ~ V <sub>VL4</sub> | -9.5  | -9.0 | -8.5  | V    | Low        |
| Horizontal transfer clock voltage | V <sub>HH1</sub> , V <sub>HH2</sub> | 4.75  | 5.0  | 5.25  | V    | High       |
|                                   | V <sub>HL1</sub> , V <sub>HL2</sub> | -0.2  | 0.0  | 0.2   | V    | Low        |
| Charge reset clock voltage        | V <sub>RSH</sub>                    | 4.75  | 5.0  | 5.25  | V    | High       |
|                                   | V <sub>RSL</sub>                    | -0.2  | 0.0  | 0.2   | V    | Low        |
| Substrate clock voltage           | $V_{\Phi {\sf SUB}}$                | 20    | 23.0 | 25    | V    | Shutter    |

# **DRIVE CLOCK WAVEFORM CONDITIONS**

#### **Read Out Clock Waveform**



### **Vertical Transfer Clock Waveform**



#### **Horizontal Transfer Clock Waveform Diagram**



#### **Reset Gate Clock Waveform Diagram**



 $V_{RGLH}$  is the maximum value and  $V_{RGLL}$  the minimum value of the coupling waveform in the period from Point A in the diagram about to  $R_G$  rise

$$V_{RGL} = (V_{RGLH} + V_{RGLL})/2, V_{FRG} = V_{RGH} - V_{RGL}$$

#### **Substrate Clock Waveform**



### KC73125UCA

# **CLOCK EQUIVALENT CIRCUIT CONSTANT**

**Table 5. Clock Equivalent Circuit Constant** 

| Item                | Symbol twh                                                                    |      | twl  |      |      | tr   |      |      | tf   |      |      | Unit |      |       |
|---------------------|-------------------------------------------------------------------------------|------|------|------|------|------|------|------|------|------|------|------|------|-------|
| iteiii              | Cymbol                                                                        | Min. | Тур. | Max. | Oiiii |
| Read-out clock      | $\Phi_{VH}$                                                                   |      | 2.5  |      |      |      |      |      | 0.5  |      |      | 0.5  |      | μs    |
| Vertical clock      | $\begin{array}{c} \Phi_{V1},  \Phi_{V2} \\ \Phi_{V3},  \Phi_{V4} \end{array}$ |      |      |      |      |      |      |      |      |      | 15   |      | 250  | ns    |
| Horizontal clock    | $\Phi_{H1}$                                                                   | 37   | 41   |      | 38   | 42   |      |      | 12   | 15   |      | 10   | 15   | ns    |
| 1 IOIIZOITIAI CIOCK | $\Phi_{H2}$                                                                   | 37   | 41   |      | 38   | 42   |      |      | 12   | 15   |      | 10   | 15   | ns    |
| Reset clock         | $\Phi_{\sf RG}$                                                               | 11   | 15   |      | 75   | 79   |      |      | 6.5  |      |      | 4.5  |      | ns    |
| Substrate clock     | $\Phi_{\sf SUB}$                                                              | 1.5  | 2.0  |      |      |      |      |      |      | 0.5  |      |      | 0.5  | μs    |

# **EQUIVALENT CIRCUIT PARAMETERS**

**Table 6. Equivalent Circuit Parameters** 

| Item                                                  | Symbol                         | Тур.  | Unit | Remark |
|-------------------------------------------------------|--------------------------------|-------|------|--------|
| Capacitance between vertical transfer clock and GND   | $C_{\Phi V1}, C_{\Phi V3}$     | 1,300 | pF   |        |
|                                                       | $C_{\Phi V2},C_{\Phi V4}$      | 1,300 | pF   |        |
| Capacitance between vertical transfer clocks          | $C_{\Phi V12}, C_{\Phi V34}$   | 600   | pF   |        |
|                                                       | $C_{\Phi V23},C_{\Phi V41}$    | 230   | pF   |        |
|                                                       | $C_{\Phi V13}$                 | 120   | pF   |        |
|                                                       | $C_{\PhiV24}$                  | 90    | pF   |        |
| Capacitance between horizontal transfer clock and GND | $C_{\Phi H1}, C_{\Phi H2}$     | 38    | pF   |        |
| Capacitance between horizontal transfer clocks        | С <sub>ФН12</sub>              | 38    | pF   |        |
| Capacitance between substrate clock and GND           | $C_{\PhiSUB}$                  | 1120  | pF   |        |
| Vertical transfer clock serial resistor               | $R_{\Phi V1} \sim R_{\Phi V4}$ | 40    | Ω    |        |
| Vertical transfer clock ground resistor               | $R_{\PhiVGND}$                 | 15    | Ω    |        |
| Horizontal transfer clock serial resistor             | $R_{\Phi H1}, R_{\Phi H2}$     | 10    | Ω    |        |
| Reset gate clock serial resistor                      | $R_{\PhiRS}$                   | 100   | Ω    |        |



### **OPERATING CHARACTERISTICS**

Device Temperature = 25 °C

**Table 7. Operating Characteristics** 

| Item                   | Symbol                                                                | Min.  | Тур.  | Max.  | Unit   | Remark |
|------------------------|-----------------------------------------------------------------------|-------|-------|-------|--------|--------|
| Sensitivity            | S                                                                     | 50    | 55    |       | mV/lux | 1      |
| Saturation signal      | Y <sub>SAT</sub>                                                      | 600   |       |       | mV     | 2      |
| Smear                  | SM                                                                    |       | 0.007 | 0.015 | %      | 3      |
| Blooming margin        | ВМ                                                                    | 1,000 |       |       | times  | 4      |
| Uniformity             | U                                                                     |       |       | 20    | %      | 5      |
| Dark signal (NOTE)     | D                                                                     |       |       | 2     | mV     | 6      |
| Dark shading (NOTE)    | ΔD                                                                    |       |       | 2     | mV     | 7      |
| Image lag              | Y <sub>LAG</sub>                                                      |       |       | 0.5   | %      | 8      |
| Flicker Y              | F <sub>Y</sub>                                                        |       |       | 2     | %      | 9      |
| Flicker red, blue      | F <sub>CR</sub> , F <sub>CB</sub>                                     |       |       | 3     | %      | 10     |
| Color uniformity       | D <sub>SR</sub> , D <sub>SB</sub>                                     |       |       | 10    | %      | 11     |
| Line stripe W, R, G, B | L <sub>CW</sub> , L <sub>CR</sub> , L <sub>CG</sub> , L <sub>CB</sub> |       |       | 3     | %      | 12     |

**NOTE:** Test Temperature = 60 °C

### **TESTING SYSTEM**



Figure 2. Testing System



### **TEST CONDITION**

- 1. Use a light source with color temperature of 3,200K hallogen lamp and CM-500S for IR cut filter.

  The light source is adjusted in accordance with the average value of Y signals indicated in each item.
- 2. Through the following tests the substrate voltage should be set to the value while the device condition should be kept within the range of the bias and clock conditions.

#### **COLOR FILTER ARRAY**

The color filter array of this image sensor is shown in the right figure. this complementary mosaic CFA is used with the operation of field integration mode, where all of the photosensors are read out during each video field. The signals from two vertically-adjacent photosensor lines, such as line couple A1 or A2 for field A are summed when the signal charges are transferred into the vertical transfer CCD column. The read out line pairing is shifted down by one line for field B.

The sensor output signals through the horizontal register (H-CCD) at line A1 are [G+Cy], [MG+Ye], [G+CY], [Mg+Ye]. These signals are processed in order to compose Y and C signals. By adding the two adjacent signals at line A1, Y signal is formed as follows

$$Y = \frac{1}{2}[(G + Cy)(Mg + Ye)] = \frac{1}{2}(2B + 3G + 2R)$$

C signal is composed by substracting the two adjacent signals at line A1



Figure 3. Color Filter Array

$$R-Y = [(Mg + Ye) - (G + Cy)] = (2R - G)$$

Next, the signals through H-CCD at line A2 are [Mg+Cy], [G+Ye], [Mg+Cy], [G+Ye]. Simmilary, Y and C signals are composed at line A2 as follows

$$-(B-Y) = [(G+Ye)-(Mg+Cy)] = -(2B-G)$$

$$Y = \frac{1}{2}[(G + Ye) + (Mg + Cy)] = \frac{1}{2}(2B + 3G + 2R)$$

Accordingly, Y signal is balanced in relation to scanning lines, and C signal takes the form of R-Y and -(B-Y) on alternate lines.

It is same for B field.

#### **TEST METHODS**

1. Measure the light intensities (L) when the averaged illuminance output value (Y) is the standard illuminance output value, 150mV ( $Y_A$ ) and when half of 150mV ( $Y_A$ ).

$$S = \frac{Y_A - \frac{1}{2}Y_A}{L_{YA} - L_{\frac{1}{2}Y_A}}$$

- 2. Adjust the light intensity to 15 times of the value with which Y is  $Y_A$ , then measure the averaged illuminance output value (Y =  $Y_{SAT}$ ).
- 3. Adjust the light intensity to 500 times of the value with which Y is Y<sub>A</sub>, then remove the read-out clock and drain the signal in photosensors by the electronic shutter operation in all the respective horizontal blanking times with the other clocks unchanged. Measure the maximum illuminance output value (Y<sub>SM</sub>).

$$SM = \frac{Y_{SM}}{Y_A} \times \frac{1}{500} \times \frac{1}{10} \times 100(\%)$$

4. Adjust the light intensity to 1,000 times of the value with which Y is  $Y_A$ , then inspect whether there is blooming phenomenon or not.

5. Measure the maximum and minimum illuminance output value  $(Y_{MAX}, Y_{MIN})$  when the light intensity is adjusted to make Y to be  $Y_A$ .

$$U = \frac{Y_{MAX} - Y_{MIN}}{Y_A} \times 100(\%)$$

- 6. Measure Y<sub>D</sub> with the horizontal idling time transfer level as reference, when the device ambient temperature is 60 °C and all of the light sources are shielded.
- 7. Follow test method 6, measure the maximum ( $D_{MAX}$ ) and minimum illuminance output ( $D_{MIN}$ ).

$$\Delta D = D_{MAX} - D_{MIN}$$

8. Adjust the light intensity of Y signal output value by strobe light to 150mV (Y<sub>A</sub>), calculate by below formula with measuring the image lag signal which is generated by below timing diagram.

$$Y_{LAG} = (Y_{lag}/150) \times 100(\%)$$



 Adjust the light intensity of Y signal average value to 150mV (Y<sub>A</sub>), calculate by below formula with measuring the signal differences (ΔY<sub>f</sub> [mV]) between fields.

$$F_Y = (\Delta Y_f / Y_A) \times 100(\%)$$

10. Adjust the light intensity to make  $Y = Y_A$  using red (R) and blue (B) optical filters respectively, measure the differences ( $\Delta C_R$ ,  $\Delta C_B$ ) between the chroma signal values in even and odd fields and the averaged chroma signal values ( $C_R$ ,  $C_B$ ).

$$F_{C_i} = \frac{\Delta C_i}{C_i} \times 100(\%)$$
 , where i = R, B

11. Adjust the light intensity to make Y =  $Y_A$  using red (R) and blue (B) optical filters respectively, measure the minimum ( $C_{R,MIN}$  and  $C_{B,MIN}$ ) and maximum ( $C_{R,MAX}$  and  $C_{B,MAX}$ ) chroma signal values.

$$DS_i = \frac{C_{i,\,MAX} - C_{i,\,MIN}}{Y_i} \times 100(\%)$$
 , where i = R, B

12. Adjust the light intensity to make Y = 150mV(Y<sub>L</sub>) using white (no filter, W), red (R), green (G) and blue (B) optical filters respectively, measure the illuminance signal difference values ( $\Delta Y_{LW}$ ,  $\Delta Y_{LR}$ ,  $\Delta Y_{LG}$ ,  $\Delta Y_{LB}$ ) between illuminance signal lines of the same field.

$$L_{c_i} = \frac{\Delta Y_{L_i}}{Y_L} \times 100(\%)$$
 , where i = W, R, G, B

# SPECTRAL RESPONSE CHARACTERISTICS

**Excluding Light Source Characteristics** 



**Figure 4. Spectral Response Characteristics** 

### **APPLICATION CIRCUITS**



Figure 5. Application Circuits

# **READ-OUT CLOCK TIMING CHART**



Figure 6. Read-out Clock Timing Chart

# **CLOCK TIMING CHART (VERTICAL SYNC.)**



Figure 7. Clock Timing Chart (Vertical Sync.)

# **CLOCK TIMING CHART (HORIZONTAL SYNC.)**



Figure 8. Clock Timing Chart (Horizontal Sync.)

# **PACKAGE DIMENSIONS**



Figure 9. Package Dimensions

#### HANDLING INSTRUCTIONS

#### Static Charge Prevention

CCD image sensors can be easily damaged by static discharge. Before handling, be sure to take the following protective measures.

- Use non chargeable gloves, clothes or material. Also use conductive shoes.
- When handling directly, use an earth band.
- Install a conductive mat on the floor or working table to prevent generation of static electricity.
- Ionized air is recommended for discharging when handling CCD image sensor.
- For the shipment of mounted substrates, use boxes treated for the prevention of static charges.

#### Soldering

- Make sure the package temperature does not exceed 80 °C.
- Solder dipping in a mounting furnace causes damage to the glass and other defects. Use a grounded 30W soldering iron and solder each pin in less than 2 seconds. For repairs and and remount, cool sufficiently.
- To dismount an imaging device, do not use a solder suction equipment. When using an electronic disoldering tool, use a thermal controller of the zero cross on/off type and connect to ground.

#### Dust and Dirt Protection

- Operate in the clean environments (around class 1000 will be appropriate).
- Do not either touch glass plates by hand or have object come in contact with glass surface. Should dirt stick to a glass surface blow it off with an air blow(for dirt stuck through static electricity ionized air is recommended).
- Clean with a cotton bud and ethyl alcohol if the glass surface is grease stained. Be caerful not to scratch the glass.
- Keep in case to protect from dust and dirt. To prevent dew condensation, preheat or precool when moving to a room with great temperature differences.
- When a protective tape is applied before shipping, just before use remove the tape applied electrostatic protection. Do not reuse the tape.
- · Do not expose to strong light (sun rays) for long period, color filter are discolored
- Exposure to high temperature or humidity will affect the characteristics. accordingly avoid storage or usage in such conditions.
- CCD image sensors are precise optical equipment that should not be subject to mechanical shocks.