### PLL FREQUENCY SYNTHESIZER FOR PAGER KS8809 ### INTRODUCTION KS8809 is a superior low-power-programmable PLL frequency synthesizer which can be used in high performance / Simple application for a Wide Area Pager system. KS8809 consists of 2 kinds of divider block including a 19-bit Shift register, 16/18bits Latch, 13/15bits R-counter and 16/18bit N-Counter, 32/33 Prescaler, and a phase detector block including a Phase detector, Lock detector and a Charge pump. KS8809 also has a battery saving mode which can control each register block by serial control data from the $\mu$ -controller (MICOM) and it also has boost up signal output for fast locking. #### **FEATURES** - Maximum operating frequency: 330MHz @ 300mV<sub>P-P</sub>, V<sub>DD1</sub> = 1.0V, V<sub>DD2</sub> = 3.0V - On-chip reference oscillator supports external crystal which oscillates up to 23MHz - · Superior supply current: - $F_{FIN} = 310MHz$ , $I_{DD1} = 0.8mA$ (Typ.) @ $V_{DD1} = 1.0V$ , $V_{DD2} = 3.0V$ - Operating voltage: $V_{DD1} = 0.95$ to 1.5V and $V_{DD2} = 2.0$ to 3.3V - Excellent Divider range: - Ref. Divider: FRC (0): 1 / 40 to 1 / 65528 (Multiple 8): Default FRC (1): 1 / 5 to 1 / 32767 — Rx Divider: PBC (0): 1 / 1056 ~ 1 / 65535: Default PBC (1): 1 / 1056 ~ 1 / 262143 - Boost-up signal output for Fast Locking - In the Standby mode, V<sub>DD1</sub> block can be controlled by BSB pin status - Standby current consumption: 10μA (Max.) - Programmable control the output of LD to reduce internal noise - Programmable 17 / 19-bit shift register value controlled by PBC - · Charge pump output circuitry for passive filter - Package type: 16–TSSOP (0.65mm) ### ORDERING INFORMATION | Device | Package W | Operating Temperature | |---------|---------------|-----------------------| | +KS8809 | 16-TSSOP-0044 | –25°C to +75°C | +: New Product ### **BLOCK DIAGRAM** # **PIN CONFIGURATION** # **PIN DESCRIPTION** | Pin No | Symbol | Description | | | |--------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 1 | OSCI | These input / output pins generate the reference frequency. | | | | 2 | osco | In case of OSCI Pin, external reference frequency can be used through the AC coupling. | | | | 3 | $V_{DD2}$ | he highest potential supply terminal that can be supplied up to 2.0 ~ 3.3V. | | | | 4 | FL | Booster signal output for fast locking. | | | | 5 | PDO | The output of RX phase detector terminal for passive loop filter. There are 3-kinds of output signal states according to Rx loop error. | | | | 6 | V <sub>SS</sub> | Ground terminal | | | | 7 | Fin | Input terminal for the 16/18bits divider from VCO. Output frequency from VCO was inputted through AC coupling | | | | 8 | V <sub>DD1</sub> | Voltage supply terminal for Oscillator and Fin block. This pin can be supplied up to 0.95 ~ 1.5V from V <sub>SS</sub> . | | | | 9 | PBC | This is an input for programmable bit control which has Schmitt Trigger architecture, Internally biased pull-up. High = 16 Bits N-Divider (Default: ND0 ~ ND15) Low = 18 Bits N-Divider (ND0 ~ ND7) cf) R-divider bits will be changed by the FRC bit of program | | | | 10 | LD | The output of phase detector can be controlled by R-counter register. When the LDC bit of R-counter set to Low, the output will be disabled to reduce a noise problem, but if it is set to High, the output will be enabled to show an lock / unlock status that is the error width between to Ref. signal and the VCO output signal. | | | | 11 | CLK | These pins are controlled by the μ-controller which has Schmitt Trigger architecture, | | | | 12 | DATA | Internally biased pull-down. The features of these pins are as follows; Clock input for 17 or 19-bit Shift Register, | | | | 13 | EN | Serial data input (it includes TEST1, FRC and LDC), Latch enable input. | | | | 14 | BSB | In the BS mode (set to Low), the $V_{DD1}$ block will be powered off, but the internal latch data is still valid because the $V_{DD2}$ is supplied continuously. This input has Schmitt Trigger architecture & internally biased pull-up. | | | | 15 | FLC | This is the input pin for Fast Locking Control (FLC) which has Schmitt Trigger architecture, Internally biased pull-down. Low = The Current of PDO Charge pump output is Normal (Default: x1) High = The Current of PDO Charge pump output is increase (x 1.5) | | | | 16 | TEST | This is the input pin for TEST which has Schmitt trigger architecture. Internally biased Pull-down. Low = All block will be operated as normal state (Default) High = LD and FL state will be TEST mode | | | # **ABSOLUTE MAXIMUM RATINGS** | Characteristic | Symbol | Value | Unit | |-----------------------|------------------------------------|-------------------------------------|------| | Supply Voltage | V <sub>DD</sub> ~ V <sub>DD2</sub> | −0.3 ~ +4.0 | V | | Input Voltage | V <sub>I</sub> | $V_{SS} \sim 0.3 \sim V_{DD} + 0.3$ | V | | Power Dissipation | P <sub>D</sub> | 350 | mW | | Operating Temperature | T <sub>OPR</sub> | −25 <b>~</b> +75 | °C | | Storage Temperature | T <sub>STG</sub> | −40 ~ +125 | °C | # **ELECTRICAL CHARACTERISTICS** (Ta = 25°C, $V_{DD1}$ = 1.0V, $V_{DD2}$ = 3.0V, unless otherwise specified) | Characteristic | Symbol | Test Conditions | Min. | Тур. | Max. | Unit | |----------------------------------|--------------------|------------------------------------------------------------------------------------------------------------------|-----------------------|------|------|------| | Operating voltage | $V_{DD1}$ | - | 0.95 | 1.0 | 1.5 | V | | | $V_{\mathrm{DD2}}$ | - | 2.0 | 3.0 | 3.3 | | | Operating current | IDD | $F_{OSCI}$ = 12.8MHz<br>$F_{FIN}$ = 310MHz @ 0.3V <sub>P-P</sub><br>$V_{DD1}$ = 1.0V, $V_{DD2}$ = 3.0V, BSB=High | _ | 0.8 | _ | mA | | Standby current | ISB1 | V <sub>DD1</sub> = 0.0V, V <sub>DD2</sub> = 3.0V, BSB=Low | _ | 0.1 | 10 | μΑ | | Input voltage | $V_{IL}$ | - | _ | _ | 0.3 | V | | (DATA, CLK, EN, BS) | V <sub>IH</sub> | - | V <sub>DD2</sub> -0.3 | _ | _ | | | Input voltage | V <sub>IL</sub> | _ | _ | _ | 0.2 | V | | (TEST, PBC) | V <sub>IH</sub> | _ | V <sub>SS1</sub> -0.2 | _ | _ | | | Input current | I <sub>IH</sub> | V <sub>IH</sub> = V <sub>DD1</sub> , BSB = High | | _ | 20 | μΑ | | (Fin, Xin) | I <sub>IL</sub> | V <sub>IL</sub> = 0V, BSB = High | _ | _ | 20 | | | Input frequency | F <sub>FIN</sub> | $V_{FIN} = 0.3V_{P-P}, V_{DD1} = 1.0V$ | 40 | _ | 330 | MHz | | | F <sub>OSCI</sub> | $V_{OSCI} = 0.3V_{P-P}, V_{DD1} = 1.0V$ | 7 | 12.8 | 23 | | | Output current | I <sub>OH1</sub> | V <sub>OH</sub> = 0.4V | 1.0 | _ | _ | mA | | (PDO, FL) | I <sub>OL1</sub> | V <sub>OL</sub> = V <sub>DD2</sub> - 0.4V | 1.0 | _ | _ | | | Output current | I <sub>OH2</sub> | V <sub>OH</sub> = 0.4V | 0.1 | _ | _ | mA | | (LD) | I <sub>OL2</sub> | V <sub>OL</sub> = V <sub>DD2</sub> - 0.4V | 0.1 | _ | _ | | | Setup-time<br>(DATA-CLK, CLK-EN) | ts | - | 2 | - | - | μS | | Hold time | t <sub>H</sub> | - | 2 | _ | _ | μS | ### **FUNCTIONAL DESCTRIPTION** Table 1. N-Counter Register Program Scheme (19 bit) | Bit | Bit 18 (ND 17) ~ Bit 1 (ND 0) | Bit 0 (LSB) | |-------------|----------------------------------------------------------------------------------------------------------------------|------------------------------------------------| | Name | ND | PMC | | Description | N-Counter Data (ND 17 ~ ND 0) | Program Mode Control | | Function | 16/18 Bit Program Data PBC = 1 : 16 bits (ND 15 ~ ND 0) will be valid PBC = 1 : 18 bits (ND 17 ~ ND 0) will be valid | 0: N-Counter Program 1: Ref. R-Counter Program | Figure 1. Rx. N - Counter Register Programming Timing - Programmable N-counter consists of 5-bits Swallow Counter, Dual moduars Prescaler and 11-bits Main Counter (if [PBC = 0], than 13-bits Main Counter) - · The Divide Ratio is; $$N = (P + 1) \times S + P (M - S) = PM + S;$$ P = Dual Modulars Prescaler (32) S = 5-bits Swallow Counter value (0 ~ 31) M = 11-bits (PBC = High, $32 \sim 2047$ ) or 13-bits (PBC = Low, $32 \sim 8291$ ) N = Programmable N-Counter value (N > S) The Main Counter can be controlled by PBC pin, when the PBC (pin 9) state set to Low, the Programmable N-counter range will be extended up to 262143 Ex 1) In case of 16-bits program [PBC = High], Fc = 325.300MHz, Multiplier = 4, Fin = 75.975MHz [Fin Freq. / Ref. Frequ.] = 75.975MHz / 6.25kHz = 1256 **NOTE:** According to the above equation, 12156 / 32(P) = 379, and left = 28 that means, Swallow CNT value is "11100", Main CNT value is "379" Ex 2) In case of 18-bits program [PBC = Low], Fin = 330MHz [Fin Freq. / Ref. Freq.] = [330MHz / 6.25kHz] = 52800 NOTE: The PMC bit is program mode control bit, if [0], the N-counter will be enabled Table 2. R-Counter Register Program Scheme (19 bits) | Bit | Bit 18 ~ Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 (LSB) | |-------------|--------------------------------------------------------------------------------------------------|---------------------------------------------|------------------------------------------------------------|-----------------------------------|--------------------------------| | Name | RD | LDC | FRC | TEST 1 | PMC | | Description | Ref. R-Counter Data<br>(RD 14 ~ RD 0) | Lock Detector<br>Control | Frequency of<br>Reference<br>Control | TEST mode control | Program mode control | | Function | 15 Bit Programmable Ref. R-Counter FRC = 0 : 13 bits (RD12 ~ RD0) FRC = 1 : 15 bits (RD14 ~ RD0) | 0: Disable<br>LD out<br>1: Enable<br>LD out | 0: R_CNT div.<br>= 8 × RD<br>1: R_CNT div.<br>= RD (15bit) | Mainly for<br>the product<br>Test | 0: ND Program<br>1: RD Program | - The Input Reference Frequency (X-tal Oscillator) will be divided by 1/8 Prescaler, and then divided by preprogrammed R-counter value once more. - Programmable R-Counter consists of Fixed 1/8 Prescaler, 13 / 15-bits Programmable Counter When FRC = 0, Fixed 1/8 Prescaler and 13-bits counter (Min. Divide value: 5) are enabled RD = 8, R = 40 (= 8 × 5) ~ 65528 [Multiple 8] When FRC = 1, Fixed 1/8 Prescaler is disabled, but using 15-bits counter (Min. Divide value: 5) RD = R = 5 ~ 32767 [All value] ### **CONTROL MODE FOR R-COUNTER REGISTER** | LDC | LDC Pin State | Description | |-----|------------------|------------------------------------------------------| | 0 | Low | LDC function is independent of the other Control Bit | | 1 | Normal Operation | | | FRC | R-Counter Value | Description | |-----|----------------------------------------------------------|------------------------------------------------------| | 0 | 8 × R_Cnt value (OSCI / 8 × R),<br>Use 13 bits R-Counter | FRC function is independent of the other Control Bit | | 1 | R-Cnt value (OSC / R),<br>Use 15 bits R-Counter | | | TEST1 | TEST | LD state | FL state | Description | |-------|------|------------|------------|-----------------------------------------------------------------------------| | 0 | 0 | Normal | Normal | FRC is independent of the other control bit | | 1 | 0 | Normal | Normal | Test is internal register control bit but, Test is external control pin | | 0 | 1 | Fn (N-CNT) | High state | Test is related with Test, | | 1 | 1 | Fr (N-CNT) | Normal | when Test = High → Test Mode | Figure 2. Ref. R-Counter Register Programming Timing Ex 1) FRC = 0, In case of 13bits Program, Fosc = 12.8MHz and 1/8 prescaler is used [(Osc. Freq. / Prescaler) / Ref. Freq.] = [(12.8MHz / 8) / 6.25kHz] = 256 Ex 2) FRC = 1, In case of 15bits Program, Fosc = 12.8MHz and 1/8 prescaler is used [Osc. Freq. / Ref. Freq.] = [12.8MHz / 6.25kHz] = 2048 NOTE: The PMC bit is Program Mode Control Bit, if [1], the R-Counter will be Enabled Figure 3. The architecture of R-Count Divider Figure 4. Serial DATA Input Timing ### PHASE DETECTOR / LOCK DETECTOR Figure 5. Phase Detector / Lock Detector Figure 6. Figure 5-2. Phase Detector / Lock Detector / Fast Lock Output Waveforms ### NOTES: - Phase detector always compares the Phase difference of N-counter with R-counter, and generates High or Low State as much as the phase difference - 2. The LD output is set to Low level same as Phase detector error width #### **FAST LOCK** The Fast lock can gives faster Acquisition time when the KS8809 starts up. If Fast Lock signal was generated one time, this circuitry do not operate again even though PLL goes into unlock state. KS8809 has two kinds of Fast lock; one is to control the Loop band width of Loop filter, the other one is to control the charge pump current. Figure 7. ### **APPLICATION CIRCUIT** Figure 8. # **NOTES**