# UTC L8115

# LINEAR INTEGRATED CIRCUIT

# FET BIAS CONTROLLER WITH POLARISATION SWITCH AND TONE DETECTION

#### **DESCRIPTION**

The UTC L8115 is designed to meet the bias requirements of GaAs and HEMT FETs commonly used in satellite receiver LNBs, PMR, cellular telephones etc. with a minimum of external components.

With the addition of two capacitors and a resistor the devices provide drain voltage and current control for three external grounded source FETs, generating the regulated negative rail required for FET gate biasing whilst operating from a single supply. This negative bias, at -2.8 volts, can also be used to supply other external circuits.

The UTC L8115 includes bias circuits to drive up to three external FETs. A control input to the device selects either one of two FETs as operational, the third FET is permanently active. This feature is normally used as an LNB polarization switch. Also specific to Universal LNB applications is the 22kHz tone detection and logic output feature which is used to enable high and low band frequency switching.

Drain current setting of the UTC L8115 is user selectable over the range 0 to 15mA, this is achieved with addition of a single resistor. The UTC L8115 gives 2.2 volts drain whilst.

#### **FEATURES**

- \*Provides bias for GaAs and HEMT FETs.
- \*Drives up to three FETs.
- \*Dynamic FET protection.
- \*Drain current set by external resistor.
- \*Regulated negative rail generator requires only 2 external capacitors.
- \*Choice in drain voltage
- \*Wide supply voltage range
- \*Polarisation switch for LNBs
- \*22KHz tone detection for band switching.
- \*Tone detector ignores unwanted signals
- \*Support fr MIMIC, FET and Bipolar local oscillator devices

#### **APPLICATIONS**

- \*Satellite receiver LNBs
- \*Private mobile radio(PMR)
- \*Cellular telephones





TECHNOLOGIES

CO., LTD. 1

QW-R123-005,B



# **UTC L8115**

# LINEAR INTEGRATED CIRCUIT

## PIN CONFIGURATION

# SSOP-16(150mil)



# SSOP-20(150mil)



## ABSOLUTE MAXIMUM RATINGS

| PARAMETER                                  | SYMBOL          | RATINGS | UNIT          |            |
|--------------------------------------------|-----------------|---------|---------------|------------|
| Supply Voltage                             |                 | Vcc     | -0.6 ~ 12     | V          |
| Supply Current                             |                 | Icc     | 100           | mA         |
| Input Voltage                              |                 | Vin     | 25 Continuous | V          |
| Drain Current (per FET)(set by RCAL)       |                 | lo      | 0 ~ 15        | mA         |
| Power Dissipation(Ta=25°C) SSOP-16(150mil) |                 | Pp      | 500           | mW         |
|                                            | SSOP-20(150mil) | PU      | 500           | mW         |
| Operating Temperature                      |                 | Topr    | -40 ~ 80      | $^{\circ}$ |
| Storage Temperature                        |                 | Tstg    | -50 ~ 85      | $^{\circ}$ |

# **ELECTRICAL CHARACTERISTICS**

(Unless otherwise stated, Ta=25  $^{\circ}$ C, Vcc=5V, ID=10mA, RcaL=33k $\Omega$ )

|                      | . , ,  | ,                                         | _     | _    |       |       |
|----------------------|--------|-------------------------------------------|-------|------|-------|-------|
| PARAMETER            | SYMBOL | TEST CONDITONS                            | MIN.  | TYP. | MAX.  | UNIT  |
| Supply Voltage       | Vcc    |                                           | 5     |      | 10    | V     |
| Supply Current       | Icc    | ID1= ID2 (or ID12)=ID3=0                  |       | 8.5  | 15    | mA    |
|                      |        | ID1=0,ID2 (or ID12)= ID3=10mA, VPOL=14V   |       | 28   | 35    | mA    |
|                      |        | ID2=0,ID1 (or ID12)= ID3=10mA, VPOL=15.5V |       | 28   | 35    | mA    |
|                      |        | ID1 and ID3=0, ILB=10mA                   |       | 18   | 25    | mA    |
|                      |        | ID1 and ID3=0, IHB=10mA                   |       | 18   | 25    | mA    |
| Substrate Voltage    | VsuB   | (Internally generated) Icsub=0            | -3.05 | -2.8 | -2.55 | V     |
|                      |        | Icsuв=-200 μ A                            |       |      | -2.4  | V     |
| Output Noise         |        |                                           |       |      |       |       |
| Drain Voltage        | END    | Cg=4.7nF,CD=10nF                          |       |      | 0.02  | Vpkpk |
| Gate Voltage         | Eng    | Cg=4.7nF,CD=10nF                          |       |      | 0.005 | Vpkpk |
| Oscillator Frequency | fo     |                                           | 180   | 330  | 800   | kHz   |
|                      |        |                                           |       |      |       |       |

## **GATE CHARACTERISTICS**

| PARAMETER            | SYMBOL            | TEST CONDITONS                         | MIN. | TYP.  | MAX. | UNIT |
|----------------------|-------------------|----------------------------------------|------|-------|------|------|
| Output Current Range | Igo               |                                        | -30  |       | 2000 | Α    |
| Output Voltage       |                   |                                        |      |       |      |      |
| Gate 1 Off           | V <sub>G</sub> 10 | ID1=0mA, VPOL=14V, IGO1=-10 μ A        | -2.5 | -2.25 | -2.0 | V    |
| Low                  | V <sub>G1L</sub>  | ID1=12mA, VPOL=15.5V, IGO1=-10 $\mu$ A | -2.5 | -2.25 | -2.0 | V    |
| High                 | V <sub>G1</sub> H | ID1=8mA, VPOL=15.5V, IGO1=0 $\mu$ A    | 0.4  | 0.75  | 1.0  | V    |
| Output Voltage       |                   |                                        |      |       |      |      |
| Gate 2 Off           | VG2O              | ID2=0mA, VPOL=15.5V, IG02=-10 $\mu$ A  | -2.5 | -2.25 | -2.0 | V    |
| Low                  | V <sub>G2</sub> L | ID2=12mA, VPOL=14V, IGO2=-10 μ A       | -2.5 | -2.25 | -2.0 | V    |
| High                 | V <sub>G2</sub> H | ID2=8mA, VPOL=14V, IGO2=0 $\mu$ A      | 0.4  | 0.75  | 1.0  | V    |
| Output Voltage       |                   |                                        |      |       |      |      |
| Gate 3 Low           | V <sub>G3L</sub>  | ID3=12mA, IGO3=-10 μ A                 | -3.0 | -2.75 | -2.0 | V    |
| High                 | Vgзн              | ID3=8mA, IGO3=0 μ A                    | 0.4  | 0.75  | 1.0  | V    |

## **DRAIN CHARACTERISTICS**

| PARAMETER            | SYMBOL               | TEST CONDITONS      | MIN. | TYP. | MAX. | UNIT    |
|----------------------|----------------------|---------------------|------|------|------|---------|
| Current              | lo                   |                     | 8    | 10   | 12   | mA      |
| Current range        | IDrng                | Set by Rcal         | 0    |      | 15   | mA      |
| Current Change       |                      |                     |      |      |      |         |
| With Vcc             | ∆ <b>I</b> DV        | Vcc=5 ~ 10V         |      | 0.5  |      | %/V     |
| With Tj              | $\Delta$ Idt         | Tj=-40 ~ +80°C      |      | 0.05 |      | %/℃     |
| Drain 1 Change: High | V <sub>D1</sub>      | ID1=10mA,VPOL=15.5V | 2.0  | 2.2  | 2.4  | V       |
| Drain 2 Change: High | V <sub>D2</sub>      | ID2=10mA,VPOL=14V   | 2.0  | 2.2  | 2.4  | V       |
| Drain 3 Change: High | V <sub>D3</sub>      | ID3=10mA,VPOL=15.5V | 2.0  | 2.2  | 2.4  | V       |
| Voltage Change       |                      |                     |      |      |      |         |
| With Vcc             | $\Delta$ <b>V</b> DV | Vcc=5 ~ 10V         |      | 0.5  |      | %/V     |
| With Tj              | $\Delta$ <b>V</b> DT | Tj=-40 ~ +80°C      |      | 50   |      | ppm     |
| Leakage Current      |                      |                     |      |      |      |         |
| Drain 1              | <b>I</b> L1 *        | VD1=0.5V, VPOL=14V  |      |      | 10   | $\mu A$ |
| Drain 2              | <b>l</b> L2 *        | VD2=0.5V,VPOL=15.5V |      |      | 10   | $\mu A$ |

<sup>\*</sup> FOR SSOP-20(150mil) package only.

# UTC L8115

# LINEAR INTEGRATED CIRCUIT

#### TONE DETECTION CHARACTERISTICS

| PARAMETER                                   | SYMBOL | TEST COND                           | ITONS                                          | MIN.          | TYP.     | MAX.         | UNIT    |
|---------------------------------------------|--------|-------------------------------------|------------------------------------------------|---------------|----------|--------------|---------|
| Filter Amplifier Bias Voltage <sup>5</sup>  | Vouт   | Ifin=0                              |                                                | 1.75          | 1.95     | 2.15         | V       |
| Input Impedance                             | Finz   | VFIN=100mV p/p                      |                                                |               | 150      |              | Ω       |
| Amplifier Gain                              | AG     | VFIN=100mV p/p                      |                                                |               | 30       |              | V/mA    |
| V Threshold <sup>5</sup>                    | FVτ    |                                     |                                                | 100           | 170      | 350          | mVp/p   |
| Output Stage<br>Lov Volt.Range <sup>6</sup> | VLov   | IL=50mA(Lв or Нв)                   |                                                | -0.5          |          | Vcc-1.8      | V       |
| Lov Bias Current                            | llov   | VLOV=0                              |                                                | 0.02          | 0.15     | 1.0          | $\mu A$ |
| LB Output Low                               | 1/1-51 | VLov=0, IL=0<br>RIb-Csub=1MΩ        | Enabled <sup>6</sup>                           | -3.05         | -2.80    | -2.55        | V       |
|                                             | VLBL   | VLOV=3V, IL=0mA RIb-Gnd=1M $\Omega$ | Enabled <sup>6</sup>                           | -0.01         | 0        | 0.1          | V       |
| Lв Output High                              | VLBH   | VLOV=0, IL=10mA<br>VLOV=3V ,IL=50mA | Disabled <sup>6</sup><br>Disabled <sup>6</sup> | -0.025<br>2.9 | 0<br>3.0 | 0.025<br>3.1 | ٧       |
| Нв Output Low                               | Mari   | VLOV=0 ,IL=0 Rhb-Csub=1M $\Omega$   | Disabled <sup>6</sup>                          | -3.05         | -2.80    | -2.55        | V       |
|                                             | VHBL   | VLOV=3V, IL=0mA Rhb-Gnd=1M $\Omega$ | Disabled <sup>6</sup>                          | -0.01         | 0        | 0.1          | V       |
| Нв Output High                              | Vнвн   | VLOV=0, IL=10mA<br>VLOV=3V, IL=50mA | Enabled <sup>6</sup><br>Enabled <sup>6</sup>   | -0.025<br>2.9 | 0<br>3.0 | 0.025<br>3.1 | V       |

## POLARITY SWITCH CHARACTERISTICS

| PARAMETER       | SYMBOL | TEST CONDITONS                           | MIN. | TYP.  | MAX. | UNIT    |
|-----------------|--------|------------------------------------------|------|-------|------|---------|
| Input Current   | IPOL   | VPOL=25V (Applied via RPOL= $2k\Omega$ ) | 10   | 25    | 40   | $\mu A$ |
| Threshold       | VTPOL  |                                          | 14   | 14.75 | 15.5 | V       |
| Voltage         |        | VPOL=25V (Applied via RPOL= $2k\Omega$ ) |      |       |      |         |
| Switching Speed | Tspol  | VPOL=25V (Applied via RPOL=2k $\Omega$ ) |      |       | 100  | ms      |

#### NOTES:

- 1. The negative bias voltages specified are generated on-chip using an internal oscillator. Two external capacitors, CNB and CSUB, of 47nF are required for this purpose.
- The characteristics are measured using an external reference resistor RcAL of value 33k wired from pins RcAL to ground.
- 3. Noise voltage is not measured in production.
- 4. Noise voltage measurement is made with FETs and gate and drain capacitors in place on all outputs.Cg,4.7nF,are connected between gate output and ground,Cp,10nF,are connected between drain outputs and ground.
- 5. These parameters are linearly related to Vcc.
- 6. These parameters are measured using Test Circuit 1

#### **TEST CIRCUIT 1**



Note:Same circuit used for SSOP16(150mil) but with adjusted pinout.

# TYPCIAL CHARACTERISTICS











## **FUNCTIONAL DIAGRAM**



UTC UNISONIC TECHNOLOGIES

CO., LTD.

#### **FUNCTIONAL DESCRIPTION**

The UTC L8115 provides all the bias requirements for external FETs, including the generation of the negative supply required for gate biasing, from the single supply voltage. The diagram above shows a single stage from the UTC series. It contains 3 such stages. The negative rail generator is common to both devices.

The drain voltage of the external FET QN is set by the UTC L8115 to its normal operating voltage. This is determined by the on board VD Set reference, the UTC L8115 this is nominally 2.2 volts whilst.

The drain current taken by the FET is monitored by the low value resistor lo Sense. The amplifier driving the gateof the FET adjusts the gate voltage of QN so that the drain current taken matches the current called for by an external resistor RCAL.

Since the FET is a depletion mode transistor, it is often necessary to drive its gate negative with respect to groundto obtain the required drain current. To provide this capability powered from a single positive supply, the deviceincludes a low current negative supply generator. This generator uses an internal oscillator and two external capacitors, CNB and CSUB.

The following schematic shows the function of the VPoLinput. Only one of the two external FETs numberd Q1 and Q2 are powered at any one time, their selection is controlled by the input VPoL. This input is designed to be wired to the power input of the LNB via a high value(10k) resistor. With the input voltage of the LNB set at or below 14V, FET Q2 will be enabled. With the input voltage at or above 15.5V, FET Q1 will be enabled. The disabled FET has its gate driven low and its drain terminal is switched open circuit. It is permissible to commect the drain pins D1 and D2 together if required by the application circuit; this is done internally in the SSOP-16(150mil) version.FET number Q3 is always active regardless of the voltage applied to VPOL



For SSOP-20(150mil) Package

Control Input Switch Function

| Inp         | ut sense | Polarisation | Select |
|-------------|----------|--------------|--------|
| ≤14 volts   |          | Vertical     | FET Q2 |
| ≥15.5 volts |          | Horizontal   | FET Q1 |

For many LNB applications, tone detection for band switching is required. The UTC L8115 includes all the circuitry necessary to detect the presence of a 22kHz tone modulated on the supply input to the LNB. The main elements of the detector are an op-amp, a rectifier/smoother and a comparitor. The op-amp has a pre-set internal feedback resistor so that just a simple RC network wired to the input gives user defined gain and low frequency cut filter characteristics. The RC network components also serve two other purposes. The resistor provides overvoltage protection for the Vpol pin and the capacitor minimises tone interference of the Vpol threshold. The upper frequency roll-off of the op-amp has been set internally at above 100kHz to allow the amplifier to be used with other common tone switch frequencies.

The rectifier/smoother/comparitor function is provided by a complex propriety circuit that allows the UTC L8115 to reliably detect wanted tones whilst ignoring low frequency square wave switch box signals, DISEqC™ bursts and supply switching transients common when using DiSEqC-2™ ready set-top boxes. This is all achieved without the need for any further external components. The threshold of the comparitor is supply dependent, hence the gain of the preceding op-amp must be adjusted in line with supply voltage. See the table below for recommended values for 22kHz detection, given for a range of supplies.



Table 1

| Filter     |       | Supply Voltage (Vcc) |       |      |      |      |  |
|------------|-------|----------------------|-------|------|------|------|--|
| Components | 5V    | 5V 6V 7V 8V 9V 10V   |       |      |      |      |  |
| Cf         | 4.7nF | 4.7nF                | 4.7nF | 10nF | 10nF | 10nF |  |
| Rvpol(R2)  | 2k    | 1.8k                 | 1.5k  | 1.3k | 1.1k | 1.0k |  |

Note:Optimised for F(tone)=22kHz

#### APPLICATIONS CIRCUIT

The diagrams below show partial application circuits for the UTC series showing all external components required for appropriate biasing. The bias circuits are unconditionally stable over the full temperature range with the associated FETs and gate and drain capacitors in circuit.

Capacitors C2 and C4 ensure that residual power supply and substrate generator noise is not allowed to affect other external circuits which may be sensitive to RF interference. They also serve to suppress any potential RF feedthrough between stages via the UTC device. These capacitors are required for all stages used. Values of 10nF and 4.7nF respectively are recommended however this is design dependent and any value between 1nF and 100nF could be used.

The capacitors CNB and CSUB are an integral part of the UTCs negative supply generator. The negative bias voltage is generated on-chip using an internal oscillator. The required value of capacitors CNB and CSUB is 47nF. This generator produces a low current supply of approximately -3 volts. Although this generator is intended purely to bias the external FETs, it can be used to power other external circuits via the CSUB pin.

Resistor RCAL sets the drain current at which all external FETs are operated. If any bias control circuit is not required, its related drain and gate connections may be left open circuit without affecting the operation of the remaining bias circuits.

The UTC L8115 has been designed to protect the external FETs from adverse operating conditions. With a JFET connected to any bias circuit, the gate output voltage of the bias circuit can not exceed the range -3V to 1V under any conditions, including powerup and powerdown transients. All the bias stages include drain currents limits which work independently in each stage. Should the negative bias generator be shorted or overloaded so that the drain current of the external FETs can no longer be controlled, the drain supply to FETs is shut down to avoid damage to the FETs by excessive drain current.



SSOP16(150mil) Applications circuit



SSOP20(150mil) Applications circuit

The following block diagram shows the main section of an LNB designed for use with the Astra series of satellites. The UTC L8115 is the core bias and control element of this circuit. The UTC provides the negative rail, FET bias control, polarisation switch control, tone detection and band switching with the minimum of external components. Compared to other discrete component solutions the UTC circuit reduces component count and overall size required.

## Single Universal LNB Block Diagram



Tone detection and band switching is provided on the UTC L8115 devices. The following diagrams describes how this feature operates in an LNB and the external components required. The presence or absence of a 22kHz tone applied to pin Fin enables one of two outputs, LB and HB. A tone present enables HB and tone absent enables

TC UNISONIC TECHNOLOGIES

CO., LTD. 10

LB. The LB and HB outputs are designed to be compatible with both MMIC and discrete (bipolar or FET) local oscillator applications, selected by pin Lov. Referring to Figure 1 wiring pin Lov to ground will force LB and HB to switch between -2.6V (disabled) and 0V (enabled). Referring to Figures 2 and 3 wiring pin Lov to a positive voltage source (e.g. a potential divider across Vcc and ground set to the required oscillator supply voltage, Vosc) will force the LB and HB outputs to provide the required oscillator supply, Vosc, when enabled and 0V when disabled.

Tone Detection Function

| Lov  | Fin   | LB       | Нв       | Lв       | Нв       |
|------|-------|----------|----------|----------|----------|
| GND  | 22kHz | Disabled | Enabled  | -3 volts | GND      |
|      | -     | Enabled  | Disabled | GND      | -3 volts |
| Vosc | 22kHz | Disabled | Enabled  | Note 1   | Vosc     |
|      | -     | Enabled  | Disabled | Vosc     | Note 1   |

Note 1: 0 volts in typical LNB applications but ependent on extenal circuits.

## APPLICATIONS LOCAL OSCILLATOR CIRCUITS



Figure 1





QW-R123-005,B

UTC assumes no responsibility for equipment failures that result from using products at values that exceed, even momentarily, rated values (such as maximum ratings, operating condition ranges, or other parameters) listed in products specifications of any and all UTC products described or contained herein. UTC products are not designed for use in life support appliances, devices or systems where malfunction of these products can be reasonably expected to result in personal injury. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner. The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice.

UTC UNISONIC TECHNOLOGIES CO., LTD. 13