## 捷多邦,专业PCB打样工厂,24小时加急出货

查询LC72720N供应商

#### Ordering number : EN5877

CMOS IC

# LC72720N, 72720NM WWW.DZSC.CO

# **Single-Chip RDS** Signal-Processing System LSI



# **Overview**

The LC72720N and LC72720NM are single-chip system ICs that implement the signal processing required by the European Broadcasting Union RDS (Radio Data System) standard and by the US NRSC (National Radio System Committee) RDBS (Radio Broadcast Data System) standard. These ICs include band-pass filter, demodulator, synchronization, and error correction circuits as well as data buffer RAM on chip and perform effective error correction using a soft-decision error correction technique.

# **Functions**

- Band-pass filter: Switched capacitor filter (SCF)
- Demodulator: RDS data clock regeneration and demodulated data reliability information
- Synchronization: Block synchronization detection (with variable backward and forward protection conditions)
- Error correction: Soft-decision/hard-decision error correction
- Buffer RAM: Adequate for 24 blocks of data (about 500 ms) and flag memory
- Data I/O: CCB interface (power on reset)

# **Features**

- Error correction capability improved by soft-decision error correction
- The load on the microcontroller can be reduced by storing decoded data in the on-chip data buffer RAM.
- Two synchronization detection circuits provide continuous and stable detection of the synchronization timing.
- Data can be read out starting with the backwardprotection block data after a synchronization reset.
- · Fully adjustment free

PDF

- Operating power-supply voltage: 4.5 to 5.5 V
- Operating temperature: -40 to +85°C
- Packages: DIP24S, MFP24
  - CCB is a trademark of SANYO ELECTRIC CO., LTD.
  - CCB is SANYO's original bus format and all the bus addresses are controlled by SANYO.

# Package Dimensions

unit: mm 3067-DIP24S



unit: mm 3045B-MFP24



# SANYO Electric Co., Ltd. Semiconductor Bussiness Headquarters TOKYO OFFICE Tokyo Bldg., 1-10, 1 Chome, Ueno, Taito-ku, TOKYO, 110-8534 JAPAN

## **Pin Assignment**



## **Block Diagram**



# **Pin Descriptions**

| 1     | VREF                  | Reference voltage output (Vdda/2)                                                                  | Output | Vdda                        |
|-------|-----------------------|----------------------------------------------------------------------------------------------------|--------|-----------------------------|
|       |                       |                                                                                                    | Output | ₩ Vssa A06607               |
| 2     | MPXIN                 | Baseband (multiplexed) signal input                                                                | Input  | Vdda<br>Vdda<br>Vssa A06608 |
| 5     | FLOUT                 | Subcarrier output (filter output)                                                                  | Output |                             |
| 6     | CIN                   | Subcarrier input (comparator input)                                                                | Input  | VSSA VREF A06610            |
| 3     | Vdda                  | Analog system power supply (+5 V)                                                                  | _      | —                           |
| 4     | Vssa                  | Analog system ground                                                                               | _      | —                           |
| 12    | XOUT                  | Crystal oscillator output (4.332/8.664 MHz)                                                        | Output |                             |
| 13    | XIN                   | Crystal oscillator input (external reference signal input)                                         |        | XOUT WVssd A06611           |
| 7     | T1                    | Test input (This pin must always be connected to ground.)                                          | Input  |                             |
| 8     | T2                    | Test input (standby control)<br>0: Normal operation, 1: Standby state (crystal oscillator stopped) |        | ₩ Vssd A06612               |
| 9     | T3 (RDCL)             | Test I/O (RDS clock output)                                                                        |        |                             |
| 10    | T4 (RDDA)             | Test I/O (RDS data output)                                                                         |        |                             |
| 11    | T5 (RSFT)             | Test I/O (soft-decision control data output)                                                       |        |                             |
| 16    | T6 (ERROR/57K/BE1)    | Test I/O (error status output, regenerated carrier output, error block count output)               | I/O*   | Vssd III III                |
| 17 T7 | 7 (CORREC/ARI-ID/BE0) | Test I/O (Error correction status output, SK detection output, error block count output)           |        |                             |
| 18    | SYNC                  | Block synchronization detection output                                                             |        | A06613                      |
| 19    | RDS-ID                | RDS detection output                                                                               |        | , <b></b> 0                 |
| 20    | DO                    | Data output                                                                                        | Output | -1                          |
| 21    | CL                    | Clock input Serial data interface (CCB)                                                            |        |                             |
| 22    | DI                    | Data input                                                                                         |        |                             |
| 23    | CE                    | Chip enable                                                                                        | Input  | ∏ Vssd                      |
| 24    | SYR                   | Synchronization and RAM address reset (active high)                                                |        | A06615                      |
| 14    | Vddd                  | Digital system power supply (+5 V)                                                                 | —      |                             |
| 15    | Vssd                  | Digital system ground                                                                              | —      | —                           |

Note: \* Normally function as an output pin. Used as an I/O pin in test mode, which is not available to user applications.

# **Specifications**

# Absolute Maximum Ratings at $Ta = 25^{\circ}C$ , Vssd = Vssa = 0 V

| Parameter                   | Symbol                | Cond                        | Ratings                | Unit              |    |
|-----------------------------|-----------------------|-----------------------------|------------------------|-------------------|----|
| Maximum supply voltage      | V <sub>DD</sub> max   | Vddd, Vdda (Vdda ≤ Vddd +   | 0.3 V)                 | -0.3 to +7.0      | V  |
|                             | V <sub>IN</sub> 1 max | CL, DI, CE, SYR, T1, T2, T3 | , T4, T5, T6, T7, SYNC | -0.3 to +7.0      | V  |
| Maximum input voltage       | V <sub>IN</sub> 2 max | XIN                         |                        | -0.3 to Vddd +0.3 | V  |
|                             | V <sub>IN</sub> 3 max | MPXIN, CIN                  |                        | -0.3 to Vdda +0.3 | V  |
|                             | V <sub>O</sub> 1 max  | DO, SYNC, RDS-ID, T3, T4,   | T5, T6, T7             | -0.3 to +7.0      | V  |
| Maximum output voltage      | V <sub>O</sub> 2 max  | XOUT                        | -0.3 to Vddd +0.3      | V                 |    |
|                             | V <sub>O</sub> 3 max  | FLOUT                       | -0.3 to Vdda +0.3      | V                 |    |
|                             | I <sub>O</sub> 1 max  | DO, T3, T4, T5, T6, T7      |                        | 6.0               | mA |
| Maximum output current      | I <sub>O</sub> 2 max  | XOUT, FLOUT                 |                        | 3.0               | mA |
|                             | I <sub>O</sub> 3 max  | SYNC, RDS-ID                |                        | 20.0              | mA |
|                             |                       |                             | DIP24S:                | 350               | mW |
| Allowable power dissipation | Pd max                | Ta ≤ 85°C                   | MFP24:                 | 300               | mW |
| Operating temperature       | Topr                  |                             | 1                      | -40 to +85        | °C |
| Storage temperature         | Tstg                  |                             |                        | -55 to +125       | °C |

# Allowable Operating Ranges at Ta = -40 to $+85^{\circ}C$ , Vssd = Vssa = 0 V

| Devenuedas                                | Ormahal           | Conditions                                                           |          | Ratings |          | Unit  |
|-------------------------------------------|-------------------|----------------------------------------------------------------------|----------|---------|----------|-------|
| Parameter                                 | Symbol            | Conditions                                                           | min      | typ     | max      |       |
|                                           | V <sub>DD</sub> 1 | Vddd, Vdda (Vddd = Vdda)                                             | 4.5      | 5.0     | 5.5      | V     |
| Supply voltage                            | V <sub>DD</sub> 2 | Vddd: Serial data hold voltage                                       | 2.0      |         |          | V     |
| Input high-level voltage                  | VIH               | CL, DI, CE, SYR, T1, T2                                              | 0.7 Vddd |         | 6.5      | V     |
| Input low-level voltage                   | VIL               | CL, DI, CE, SYR, T1, T2                                              | 0        |         | 0.3 Vddd | V     |
| Output voltage                            | Vo                | DO, SYNC, RDS-ID, T3, T4, T5, T6, T7                                 |          |         | 6.5      | V     |
|                                           | V <sub>IN</sub> 1 | MPXIN : f = 57 ±2 kHz                                                |          |         | 50       | mVrms |
| Input amplitude                           | V <sub>IN</sub> 2 | MPXIN : 100% modulation composite                                    | 100      |         |          | mVrms |
|                                           | V <sub>XIN</sub>  | XIN                                                                  | 400      |         | 1500     | mVrms |
|                                           | N/L I             | XIN, XOUT : CI $\leq$ 120 $\Omega$ (XS = 0)                          |          | 4.332   |          | MHz   |
| Guaranteed crystal oscillator frequencies | Xtal              | XIN, XOUT : CI $\leq$ 70 $\Omega$ (XS = 1)                           |          | 8.664   |          | MHz   |
| Crystal oscillator frequency deviation    | TXtal             | XIN, XOUT : f <sub>O</sub> = 4.322 MHz, 8.664 MHz                    |          |         | ±100     | ppm   |
| Data setup time                           | t <sub>SU</sub>   | DI, CL                                                               | 0.75     |         |          | μs    |
| Data hold time                            | t <sub>HD</sub>   | DI, CL                                                               | 0.75     |         |          | μs    |
| Clock low-level time                      | t <sub>CL</sub>   | CL                                                                   | 0.75     |         |          | μs    |
| Clock high-level time                     | t <sub>CH</sub>   | CL                                                                   | 0.75     |         |          | μs    |
| CE wait time                              | t <sub>EL</sub>   | CE, CL                                                               | 0.75     |         |          | μs    |
| CE setup time                             | t <sub>ES</sub>   | CE, CL                                                               | 0.75     |         |          | μs    |
| CE hold time                              | t <sub>EH</sub>   | CE, CL                                                               | 0.75     |         |          | μs    |
| CE high-level time                        | t <sub>CE</sub>   | CE                                                                   |          |         | 20       | ms    |
| Data latch change time                    | t <sub>LC</sub>   |                                                                      |          |         | 1.15     | μs    |
| Data output time                          | t <sub>DC</sub>   | DO, CL: Differs depending on the value of the pull-up resistor used. |          |         | 0.46     | μs    |
|                                           | t <sub>DH</sub>   | DO, CE: Differs depending on the value of the pull-up resistor used. |          |         | 0.46     | μs    |

## **Electrical Characteristics** in the allowable operating ranges

| Parameter                    | Symbol Conditions |                                        | Ratings |      |      | Unit |
|------------------------------|-------------------|----------------------------------------|---------|------|------|------|
| Parameter                    |                   |                                        | min     | typ  | max  | Unit |
|                              | Rmpxin            | MPXIN–Vssa : f = 57 kHz                |         | 23   |      | kΩ   |
| Input resistance             | Rcin              | CIN–Vssa : f = 57 kHz                  |         | 100  |      | kΩ   |
| Internal feedback resistance | Rf                | XIN                                    |         | 1.0  |      | MΩ   |
| Center frequency             | fc                | FLOUT                                  | 56.5    | 57.0 | 57.5 | kHz  |
| -3 dB bandwidth              | BW – 3 dB         | FLOUT                                  | 2.5     | 3.0  | 3.5  | kHz  |
| Gain                         | Gain              | MPXIN–FLOOUT : f = 57 kHz              | 28      | 31   | 34   | dB   |
|                              | Att1              | $FLOUT : \Delta f = \pm 7 \text{ kHz}$ | 30      |      |      | dB   |
| Stop band attenuation        | Att2              | FLOUT : f < 45 kHz, f > 70 kHz         | 40      |      |      | dB   |
|                              | Att3              | FLOUT : f < 20 kHz                     | 50      |      |      | dB   |
| Reference voltage output     | Vref              | VREF : Vdda = 5 V                      |         | 2.5  |      | V    |

#### Continued from preceding page.

| Daramatar                      | Symbol Conditions |                                                                  | Ratings |          |     | Unit |
|--------------------------------|-------------------|------------------------------------------------------------------|---------|----------|-----|------|
| Parameter                      | Symbol            | Conditions                                                       | min     | typ      | max | Unit |
| Hysteresis                     | V <sub>HIS</sub>  | CL, DI, CE, SYR, T1, T2                                          |         | 0.1 Vddd |     | V    |
| Outrast laws laws locality and | V <sub>OL</sub> 1 | DO, T3, T4, T5, T6, T7 : I = 2 mA                                |         |          | 0.4 | V    |
| Output low-level voltage       | V <sub>OL</sub> 2 | SYNC, RDS-ID : I = 8 mA                                          |         |          | 0.4 | V    |
|                                | I <sub>IH</sub> 1 | CL, DI, CE, SYR, T1, T2 : V <sub>I</sub> = 6.5 V                 |         |          | 5.0 | μA   |
| Input high-level current       | I <sub>IH</sub> 2 | XIN : V <sub>I</sub> = Vddd                                      | 2.0     |          | 11  | μA   |
|                                | I <sub>IL</sub> 1 | CL, DI, CE, SYR, T1, T2 : V <sub>I</sub> = 0 V                   |         |          | 5.0 | μA   |
| Input low-level current        | I <sub>IL</sub> 2 | $XIN : V_I = 0 V$                                                | 2.0     |          | 11  | μA   |
| Output off leakage current     | I <sub>OFF</sub>  | DO, SYNC, RDS-ID, T3, T4, T5, T6, T7 :<br>V <sub>O</sub> = 6.5 V |         |          | 5.0 | μA   |
| Current drain                  | ldd               | Vddd + Vdda                                                      |         | 12       |     | mA   |

#### **CCB Output Data Format**

- Each block of output data consists of 32 bits (4 bytes), of which 2 bytes are RDS data and 2 bytes are flag data.
- Any number of 32-bit output data blocks can be output consecutively.
- When there is no data that can be read out in the internal memory, the system outputs blocks of all-zero data consecutively.
- If data readout is interrupted, the next read operation starts with the 32-bit data block whose readout was interrupted. However, if only the last bit remains to be read, it will not be possible to reread that whole block.
- The check bits (10 bits) are not output.
- To judge whether or not the data is valid, refer to the error information flags E0 to E2, but the offset word detection flags (OWD) should never be reffered to.
- If the first four-bits are not "1010", since the readout data is invalid, readout operation must be halted.





#### 1. Offset word detection flag (1 bit): OWD

| OWD | Offset word detection                        |
|-----|----------------------------------------------|
| 1   | Detected                                     |
| 0   | Not detected (protection function operating) |

2. Offset word information flag (3 bits): B0 to B2

| B<br>2 | В<br>1 | В<br>0 | Offset word |
|--------|--------|--------|-------------|
| 0      | 0      | 0      | A           |
| 0      | 0      | 1      | В           |
| 0      | 1      | 0      | С           |
| 0      | 1      | 1      | C'          |
| 1      | 0      | 0      | D           |
| 1      | 0      | 1      | E           |
| 1      | 1      | 0      | Unused      |
| 1      | 1      | 1      | Unused      |

#### 3. Consecutive RAM readout possible flag (1 bit): RE

| RE | RAM data information                                                      |
|----|---------------------------------------------------------------------------|
| 1  | The next data to be read out is in RAM.                                   |
| 0  | This data item is the last item in RAM, and the next data is not present. |

#### 4. RAM data remaining flag (2 bits): RF0, RF1

| RF1 | RF0 | Remaining data in RAM (number of blocks) |
|-----|-----|------------------------------------------|
| 0   | 0   | 1 to 7                                   |
| 0   | 1   | 8 to 15                                  |
| 1   | 0   | 16 to 23                                 |
| 1   | 1   | 24                                       |

Note: This value is meaningful only when RE is 1. When RE is 0, there is no data in RAM, even if RF is 00.

If a synchronization reset was applied using SYR, then the backward protection block data that was written to memory is also counted in this value.

#### 5. ARI (SK) detection flag (1 bit): ARI

| ARI | SK signal    |
|-----|--------------|
| 1   | Detected     |
| 0   | Not detected |

### 6. Synchronization established flag (1 bit): SYC

| SYC | Synchronization detection |
|-----|---------------------------|
| 1   | Synchronized              |
| 0   | Not synchronized          |
|     |                           |

Note: This flag indicates the synchronization state of the circuit at the point where the data block being output was received. On the other hand, the SYNC pin (pin 18) output indicates the current synchronization state of the circuit.

#### 7. Error information flags (3 bits): E0 to E2

| E<br>2 | E<br>1 | E<br>0 | Number of<br>bits corrected |
|--------|--------|--------|-----------------------------|
| 0      | 0      | 0      | 0 (no errors)               |
| 0      | 0      | 1      | 1                           |
| 0      | 1      | 0      | 2                           |
| 0      | 1      | 1      | 3                           |
| 1      | 0      | 0      | 4                           |
| 1      | 0      | 1      | 5                           |
| 1      | 1      | 0      | Correction not possible     |
| 1      | 1      | 1      | Unused                      |

Note: If the number of errors exceeds the value of the EC0 to EC2 setting (see the section on the CCB input format), the error information flags will be set to the "Correction not possible" value.

Take the data as invalid when EC0 - EC2 = 011 (correction not possible).

## 8. RDS data (16 bits): D0 to D15

This data is output with the MSB first and the LSB last.

Caution: When error correction was not possible, the input data is output without change.

#### **CCB Input Data Format**



- 1. Synchronization protection (forward protection) method setting (4 bits): FS0 to FS3
  - FS3 = 0: If offset words in the correct order could not be detected continuously during the number of blocks specified by FS0 to FS2, take that to be a lost synchronization state.
  - FS3 = 1: If blocks with uncorrectable errors were received consecutively during the number of blocks specified by FS0 to FS2, take that to be a lost synchronization state.

| 0 ( | ~ |   |                                                                   |
|-----|---|---|-------------------------------------------------------------------|
|     | 0 | 0 | If 3 consecutive blocks matching the FS3 condition are received.  |
| 1 ( | 0 | 0 | If 4 consecutive blocks matching the FS3 condition are received.  |
| 0   | 1 | 0 | If 5 consecutive blocks matching the FS3 condition are received.  |
| 1   | 1 | 0 | If 6 consecutive blocks matching the FS3 condition are received.  |
| 0 ( | 0 | 1 | If 8 consecutive blocks matching the FS3 condition are received.  |
| 1 ( | 0 | 1 | If 10 consecutive blocks matching the FS3 condition are received. |
| 0   | 1 | 1 | If 12 consecutive blocks matching the FS3 condition are received. |
| 1   | 1 | 1 | If 16 consecutive blocks matching the FS3 condition are received. |

Initial value: FS0 = 0, FS1 = 1, FS2 = 0, FS3 = 0

#### 2. Synchronization detection method setting (1 bit): BS

| BS | Synchronization detection conditions                                              |  |  |
|----|-----------------------------------------------------------------------------------|--|--|
| 0  | If, during 3 blocks, 2 blocks of offset words were detected in the correct order. |  |  |
| 1  | If the offset words were detected in the correct order in 2 consecutive blocks.   |  |  |

Initial value: BS = 0

#### 3. Synchronization and RAM address reset (1 bit): SYR

| SYR | Synchronization detection circuit                          | RAM                                                                                                                                          |  |
|-----|------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|--|
| 0   | Normal operation (reset cleared)                           | Normal write (See the description of the OWE bit.)                                                                                           |  |
| 1   | Enread to the unevnehronized state (synchronization resot) | After the reset is cleared, start writing from the data prior to the establishment of synchronization, i.e. the data in backward protection. |  |

Initial value: SYR =0

- Note: 1. To apply a synchronization reset, set SYR to 1 temporarily using the CCB, and then set it back to 0 again using the CCB. The circuit will start synchronization capture operation at the point SYR is set to 0.
  - 2. The SYR pin (pin 24) also provides an identical reset control operation. Applications can use either method. However, the control method that is not used must be set to 0 at all times. Any pulse with a width of over 250 ns will suffice.
  - 3. A reset must be applied immediately after the reception channel is changed. If a reset is not applied, reception data from the previous channel may remain in memory.
  - 4. Data read out after a synchronization reset is read out starting with the backward protection block data preceding the establishment of synchronization.

#### 4. RAM write control (1 bit): OWE

| OWE                    | RAM write conditions                                                                                                                 |  |  |  |
|------------------------|--------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 0                      | Only data for which synchronization had been established is written.                                                                 |  |  |  |
| 1                      | Data for which synchronization has not been established (unsynchronized data) is also written. (However, this applies when SYR = 0.) |  |  |  |
| Initial value: OWE = 0 |                                                                                                                                      |  |  |  |

# 5. Error correction method setting (5 bits): EC0 to EC4

| E<br>C<br>0 | E<br>C<br>1 | E<br>C<br>2 | Number of<br>bits corrected | E<br>C<br>3 | E<br>C<br>4 | Soft-decision setting   |
|-------------|-------------|-------------|-----------------------------|-------------|-------------|-------------------------|
| 0           | 0           | 0           | 0 (error detection only)    | 0           | 0           | Mode 0: Hard decision   |
| 1           | 0           | 0           | 1 or fewer bits             | 1           | 0           | Mode 1: Soft decision A |
| 0           | 1           | 0           | 2 or fewer bits             | 0           | 1           | Mode 2: Soft decision B |
| 1           | 1           | 0           | 3 or fewer bits             | 1           | 1           | Illegal value           |
| 0           | 0           | 1           | 4 or fewer bits             |             |             |                         |
| 1           | 0           | 1           | 5 or fewer bits             |             |             |                         |
| 0           | 1           | 1           | Illegal value               |             |             |                         |
| 1           | 1           | 1           | Illegal value               |             |             |                         |

Initial values: EC0 = 0, EC1 = 1, EC2 = 0, EC3 = 0, EC4 = 1

- Note: 1. If soft-decision A or soft-decision B is specified, soft-decision control will be performed even if the number of bits corrected is set to 0 (error detection only). With these settings, data will be output for blocks with no errors.
  - 2. As opposed to soft-decision B, the soft-decision A setting suppresses soft decision error correction.
- 6. Crystal oscillator frequency selection (1 bit): XS

XS = 0: 4.332 MHzXS = 1: 8.664 MHzInitial value: XS = 0

#### 7. Demodulation circuit phase control (2 bits): PL0, PL1

| PL0 | PL1 | Demodulation circuit phase control                                      |  |
|-----|-----|-------------------------------------------------------------------------|--|
| 0   | 0/1 | <normal operation=""> when ARI presence or absence is unclear.</normal> |  |
|     | 0   | If the circuit determines that the ARI signal is absent: 90° phase      |  |
| 1   | 1   | If the circuit determines that the ARI signal is present: 0° phase      |  |

Initial values: PL0 = 0, PL1 = 1

2. If PL0 is set to 1, the demodulation circuit phase is locked according to the PL1 setting at either 90° (PL1 = 0) or 0° (PL1 = 1), allowing RDS data to be reproduced. When ARI is not present, PL1 should be set to 0, since the RDS data is reproduced by detecting at a phase of 90° with respect to the reproduced carrier. When ARI is present, PL1 should be set to 1, since detection is at 0°. In cases where the ARI presence is known in advance, more stable reproduction can be achieved by fixing the demodulation phase in this manner.

Note: 1. When PL0 is 0 (normal operation), the IC detects the presence or absence of the ARI signal and reproduces the RDS data by automatically controlling the demodulation phase with respect to the reproduced carrier. However, the initial phase following a synchronization reset is set by PL1.

## 8. RDS/RBDS (MMBS) selection (1 bit): RM

| RM       | RBDS support | Decoding method                                                          |
|----------|--------------|--------------------------------------------------------------------------|
| 0 None O |              | Only RDS data is decoded correctly (Offset word E is not detected.)      |
| 1        | Provided     | RDS and MMBS data is decoded correctly (Offset word E is also detected.) |

Initial value: RM = 0

## 9. Output pin settings (3 bits): PT0 to PT2

## These bits control the T3, T4, T5, T6, T7, SYNC, and RDS-ID pins.

| Mode | P<br>T | P<br>T | P<br>T | Т3   | T4   | T5   |       | T6  |     |        | Τ7     |     |  |
|------|--------|--------|--------|------|------|------|-------|-----|-----|--------|--------|-----|--|
|      | 0      | 1      | 2      | RDCL | RDDA | RSFT | ERROR | 57K | BE1 | CORREC | ARI-ID | BE0 |  |
| 0    | 0      | 0      | 0      | _    | _    | _    | _     | _   | _   | _      | _      | —   |  |
| 1    | 1      | 0      | 0      | 0    | 0    | 0    | —     | —   | —   | —      | —      | —   |  |
| 2    | 0      | 1      | 0      | 0    | 0    | 0    | —     | 0   | —   | —      | 0      | —   |  |
| 3    | 1      | 1      | 0      | 0    | 0    | 0    | 0     | —   | —   | 0      | —      | —   |  |
| 4    | 0      | 0      | 1      | —    | —    | _    | —     | —   | 0   | —      | —      | 0   |  |
| 5    | 1      | 0      | 1      | •    | 0    | 0    | —     | —   | —   | —      | —      | —   |  |
| 6    | 0      | 1      | 1      | •    | 0    | 0    | —     | •   | —   | —      | •      | —   |  |
| 7    | 1      | 1      | 1      | •    | 0    | 0    | •     | —   | _   | •      | —      | —   |  |

—: Open,  $\bigcirc$ ,  $\bigcirc$ : Output enabled ( $\bigcirc$  = reverse polarity)

Initial values: PT0 = 1, PT1 = 1, PT2 = 0 (mode 3)

Note: 1. When PT2 is set to 1, the polarity of the T3 (RDCL), T6 (ERROR/57K), T7 (CORREC/ARI-ID) SYNC, and RDS-ID pins changes to active high.

2. The output pins (T3 to T7, SYNC, and RDS-ID) are all open-drain pins, and require external pull-up resistors to output data.

|         | Pin T3 (RDCL)                                            |  |  |
|---------|----------------------------------------------------------|--|--|
| PT2 = 0 | Data (RDDA and RSFT) changes on this pin's rising edge.  |  |  |
| PT2 = 1 | Data (RDDA and RSFT) changes on this pin's falling edge. |  |  |

| Mode 2 (PT2 = 0) | Pin T7 (ARI-ID) |  |
|------------------|-----------------|--|
| No SK            | High (1)        |  |
| SK present       | Low (0)         |  |

| Mode 3 (PT2 = 0)        | Pin T6 (ERROR) | Pin T7 (CORREC) |  |  |
|-------------------------|----------------|-----------------|--|--|
| Correction not possible | Low (0)        | Low (0)         |  |  |
| Errors corrected        | High (1)       | Low (0)         |  |  |
| No errors               | High (1)       | High (1)        |  |  |

| Mode 4                     |              | Pin T7 (BE0) |  |
|----------------------------|--------------|--------------|--|
| Number of error blocks (B) | Pin T6 (BE1) |              |  |
| B = 0                      | Low (0)      | Low (0)      |  |
| $1 \le B \le 20$           | Low (0)      | High (1)     |  |
| $20 < B \le 40$            | High (1)     | Low (0)      |  |
| 40 < B ≤ 48                | High (1)     | High (1)     |  |

These pins indicate the number of blocks in a set of 48 blocks that had errors before correction. The output polarity of these pins is fixed at the values listed in the table.

| Mode (PT2 = 0) | The SYNC pin                                                                                                                              |
|----------------|-------------------------------------------------------------------------------------------------------------------------------------------|
| 0 to 2         | When synchronized: Low (0). When unsynchronized: High (1)                                                                                 |
| 3              | When synchronized: Goes high for a fixed period (421 $\mu$ s) at the start of a block and then goes low.<br>When unsynchronized: High (1) |

Note: The output indicates the synchronization state for the previous block.

| When PT2 = 0 | The RDS-ID pin |
|--------------|----------------|
| No RDS       | High (1)       |
| RDS present  | Low (0)        |

10. Test mode settings (4 bits): TS0 to TS3 Initial values: TS0 = 0, TS1 = 0, TS2 = 0, TS3 = 0 (Applications must set these bits to the above values.)

Note: T1 and T2 pins (pins 7 and 8) are related to test mode as follows:

| Pin T1 | Pin T2 | IC operation                              | Notes                          |  |  |
|--------|--------|-------------------------------------------|--------------------------------|--|--|
| 0      | 0      | Normal operating mode                     | Th                             |  |  |
| 0      | 1      | Standby mode (crystal oscillator stopped) | These states are user settable |  |  |
| 1      | 0/1    | IC test mode                              | Users cannot use this state    |  |  |

T1 pin must be tied to  $V_{SS}$  (0 V).

## 11. Circuit control (2 bits): CT0 and CT1

|     | Item                       | Control                                                                   |  |  |  |  |  |  |  |
|-----|----------------------------|---------------------------------------------------------------------------|--|--|--|--|--|--|--|
| CT0 | RSFT control               | When set to 1, soft-decision control data (RSFT) is easier to generate.   |  |  |  |  |  |  |  |
| CT1 | RDS-ID detection condition | When set to 1, the RDS-ID detection conditions are made more restrictive. |  |  |  |  |  |  |  |
|     |                            |                                                                           |  |  |  |  |  |  |  |

Initial values: CT0 = 0, CT1 = 0

## RDCL/RDDA/RSFT and ERROR/CORREC/SYNC Output Timing

Timing 1 (modes 1 to 3, PT2 = 0)



A06618

## Timing 2 (mode 3, PT2 = 0)



## Serial Data Input and Output Methods

Data is input and output using the CCB (computer control bus), which is the Sanyo audio IC serial bus format. This IC adopts an 8-bit address CCB format.

| $\square$ |                          | (LSE | 3) |    | Address (N |     |      |    | ISB) |                                                                                                                                       |  |  |  |
|-----------|--------------------------|------|----|----|------------|-----|------|----|------|---------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
|           | I/O mode                 | B0   | B1 | B2 | B3         | A0  | A1   | A2 | A3   | Comment                                                                                                                               |  |  |  |
| 1         | IN1 (6A)                 | 0    | 1  | 0  | 1          | 0   | 1    | 1  | 0    | <ul> <li>Control data input mode, also referred to as "serial data input" mode.</li> <li>This is a 16-bit data input mode.</li> </ul> |  |  |  |
| 2         | IN2 (6B)                 | 1    | 1  | 0  | 1          | 0   | 1    | 1  | 0    | Control data input mode, also referred to as "serial data input" mode.<br>This is a 16-bit data input mode.                           |  |  |  |
| 3         | OUT (6C)                 | 0    | 0  | 1  | 1          | 0   | 1    | 1  | 0    | <ul> <li>Data output mode, also referred to as "serial data output" mode.</li> <li>Data output during clock input.</li> </ul>         |  |  |  |
|           | CE<br>CL {<br>DI<br>DO { |      |    | B0 | Хв         | 1 X | B2 > | B3 | X A  | <pre>//O mode determined<br/>////////////////////////////////////</pre>                                                               |  |  |  |

Serial data input (IN1, IN2)  $t_{SU}, t_{HD}, t_{EL}, t_{ES}, t_{EH} \ge 0.75~\mu s~t_{LC} < 1.15 \mu s~t_{CE} < 20~ms$  CL: Normal high



Serial data output (OUT)  $t_{SU}$ ,  $t_{HD}$ ,  $t_{EL}$ ,  $t_{ES}$ ,  $t_{EH} \ge 0.75 \ \mu s$   $t_{DC}$ ,  $t_{DH} < 0.46 \ \mu s$   $t_{CE} < 20 \ ms$  CL: Normal high



Notes:1. Since the DO pin is an n-channel open-drain output, the transition times (t<sub>DC</sub>, t<sub>DH</sub>) will differ with the value of the pull-up resistor used.

2. The CE, CL, DI, and DO pins can be connected to the corresponding pins on other ICs that use the CCB interface. (However, we recommend connecting the DO and CE pins separately if the number of available microcontroller ports allows it.)

### Serial data timing

CL: Normal high







| Parameter                  | Cumbal          | Conditions                        |      | Ratings |      |      |  |
|----------------------------|-----------------|-----------------------------------|------|---------|------|------|--|
| Falameter                  | Symbol          | Conditions                        | min  | typ     | max  | Unit |  |
| Data setup time            | t <sub>SU</sub> | DI, CL                            | 0.75 |         |      | μs   |  |
| Data hold time             | t <sub>HD</sub> | DI, CL                            | 0.75 |         |      | μs   |  |
| Clock low-level time       | t <sub>CL</sub> | CL                                | 0.75 |         |      | μs   |  |
| Clock high-level time      | t <sub>CH</sub> | CL                                | 0.75 |         |      | μs   |  |
| CE wait time               | t <sub>EL</sub> | CE, CL                            | 0.75 |         |      | μs   |  |
| CE setup time              | t <sub>ES</sub> | CE, CL                            | 0.75 |         |      | μs   |  |
| CE hold time               | t <sub>EH</sub> | CE, CL                            | 0.75 |         |      | μs   |  |
| CE high-level time         | t <sub>CE</sub> | CE                                |      |         | 20   | ms   |  |
| Data latch transition time | t <sub>LC</sub> |                                   |      |         | 1.15 | μs   |  |
|                            | t <sub>DC</sub> | DO, CL Differs with the value of  |      |         | 0.46 | μs   |  |
| Data output time           | t <sub>DH</sub> | DO, CE the pull-up resistor used. |      |         | 0.46 | μs   |  |

#### **DO** pin operation

This IC incorporates a RAM data buffer that can hold up to 24 blocks of data. At the point where one block of data is written to this RAM, the IC issues a read request by switching the DO pin from high to low.

The DO pin always goes high for a fixed period (Tdo =  $265 \,\mu$ s) after a readout and CE goes low. When all the data in the data buffer has been read out, the DO pin is held in the high state until a new block of data has been written to the RAM. If there is data that has not yet been read remaining in the data buffer, the DO pin goes low after the Tdo time has elapsed. After a synchronization reset, the DO pin is held high until synchronization is established. It goes low at the point where the IC synchronizes.

1. When the DO pin is high following the 265 µs period (Tdo) after data is read out

Here, the buffer is in the empty state, i.e. the state where new data has not been written. After this, when the DO pin goes low, applications are guaranteed to be able to read out that data without it being overwritten by new data if they start a readout operation within 480 ms of DO going low.



DO check (Tdo < T)

2. When the DO pin is low following the 265 µs period (Tdo) after data is read out Here, there is data that has not been read out remaining in the data buffer. In this case, applications are guaranteed to be able to read out that data without it being overwritten by new data if they start a readout operation within 20 ms of DO going low. (Note that this is the worst case condition.)



Notes: 1. Although an application can determine whether or not there is data remaining in the buffer by checking the DO level with the above timing, checking the RE and RF flags in the serial data is a preferable method.

- 2. Applications are not limited to reading out one block of data at a time, but rather can read out multiple blocks of data continuously as described above. When using this method, if an application references the RE and RF flags in the data while reading out data, it can determine the amount of data remaining. However, the length of the period for data readout (the period the CE pin remains high) must be kept under 20 ms.
- 3. If the DO pin is shared with other ICs that use the CCB interface, the application must identify which IC issued the readout request. One method is to read out data from the LC72720 and either check whether meaningful data has been read (if the LC72720 is not requesting a read, data consisting of all zeros will be read out) or check whether the DO level goes low within the 256 µs following the completion of the read (if the DO pin goes low, then the request was from another IC).

### **Sample Application Circuit**



Notes: 1. Determine the value of the DO pin pull-up resistor based on the required serial data transfer speed. 2. If the SYR pin is unused, it must be connected to ground.

- No products described or contained herein are intended for use in surgical implants, life-support systems, aerospace equipment, nuclear power control systems, vehicles, disaster/crime-prevention equipment and the like, the failure of which may directly or indirectly cause injury, death or property loss.
- Anyone purchasing any products described or contained herein for an above-mentioned use shall:
  - ① Accept full responsibility and indemnify and defend SANYO ELECTRIC CO., LTD., its affiliates, subsidiaries and distributors and all their officers and employees, jointly and severally, against any and all claims and litigation and all damages, cost and expenses associated with such use:
  - ② Not impose any responsibility for any fault or negligence which may be cited in any such claim or litigation on SANYO ELECTRIC CO., LTD., its affiliates, subsidiaries and distributors or any of their officers and employees jointly or severally.
- Information (including circuit diagrams and circuit parameters) herein is for example only; it is not guaranteed for volume production. SANYO believes information herein is accurate and reliable, but no guarantees are made or implied regarding its use or any infringements of intellectual property rights or other rights of third parties.

This catalog provides information as of May, 1998. Specifications and information herein are subject to change without notice.