

# LMV796/LMV797 17 MHz, Low Noise, CMOS Input, 1.8V Operational **Amplifiers**

# **General Description**

The LMV796 (Single) and the LMV797 (Dual) low noise. CMOS input operational amplifiers offer a low input voltage noise density of 5.8 nV/√Hz while consuming only 1.15 mA (LMV796) of guiescent current. The LMV796 and LMV797 are unity gain stable op amps and have gain bandwidth of 17 MHz. The LMV796/LMV797 have a supply voltage range of 1.8V to 5.5V and can operate from a single supply. The LMV796/LMV797 each feature a rail-to-rail output stage capable of driving a  $600\Omega$  load and sourcing as much as 60 mAof current.

The LMV796 family provides optimal performance in low voltage and low noise systems. A CMOS input stage, with typical input bias currents in the range of a few femtoAmperes, and an input common mode voltage range, which includes ground, make the LMV796 and the LMV797 ideal for low power sensor applications.

The LMV796/LMV797 are manufactured using National's advanced VIP50 process and are offered in a 5-pin SOT23 and an 8-pin MSOP package respectively.

#### **Features**

(Typical 5V supply, unless otherwise noted)

| ■ Input referred voltage noise                 | 5.8 nV/√Hz |
|------------------------------------------------|------------|
| ■ Input bias current                           | 100 fA     |
| <ul><li>Unity gain bandwidth</li></ul>         | 17 MHz     |
| <ul> <li>Supply current per channel</li> </ul> |            |

\_ LMV796 1.15 mA \_ LMV797 1.30 mA

Rail-to-rail output swing

25 mV from rail \_ @ 10 kΩ load 45 mV from rail = @ 2 k $\Omega$  load

Guaranteed 2.5V and 5.0V performance

Total harmonic distortion 0.01% @1 kHz,  $600\Omega$ 

Temperature range -40°C to 125°C

# **Applications**

- Photodiode amplifiers
- Active filters and buffers
- Low noise signal processing
- Medical instrumentation
- Sensor interface applications

# **Typical Application**



Photodiode Transimpedance Amplifier



Input Referred Voltage Noise vs. Frequency

# **Absolute Maximum Ratings** (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

ESD Tolerance (Note 2)

 Human Body Model
 2000V

 Machine Model
 200V

 Charge-Device Model
 1000V

 V<sub>IN</sub> Differential
 ±0.3V

 Supply Voltage (V+ – V-)
 6.0V

 Input/Output Pin Voltage
 V+ +0.3V, V- -0.3V

Storage Temperature Range -65°C to 150°C

Junction Temperature (Note 3) +150°C

Soldering Information

Infrared or Convection (20 sec) 235°C Wave Soldering Lead Temp (10 sec) 260°C

# **Operating Ratings** (Note 1)

Temperature Range (Note 3) -40°C to 125°C

Supply Voltage (V+ – V-)

 $-40^{\circ}\text{C} \le T_{A} \le 125^{\circ}\text{C}$  2.0V to 5.5V  $0^{\circ}\text{C} \le T_{A} \le 125^{\circ}\text{C}$  1.8V to 5.5V

Package Thermal Resistance (θ<sub>IA</sub> (Note 3))

5-Pin SOT-23 180°C/W 8-Pin MSOP 236°C/W

#### 2.5V Electrical Characteristics

Unless otherwise specified, all limits are guaranteed for  $T_A = 25$ °C,  $V^+ = 2.5$ V,  $V^- = 0$ V,  $V_{CM} = V^+/2 = V_O$ . **Boldface** limits apply at the temperature extremes.

| Symbol             | Parameter                                                           | Conditions                                                                                |                                | Min<br>(Note 5)     | Typ<br>(Note 4) | Max<br>(Note 5)       | Units       |
|--------------------|---------------------------------------------------------------------|-------------------------------------------------------------------------------------------|--------------------------------|---------------------|-----------------|-----------------------|-------------|
| V <sub>OS</sub>    | Input Offset Voltage                                                |                                                                                           |                                |                     | 0.1             | ±1.35<br><b>±1.65</b> | mV          |
| TC V <sub>OS</sub> | Input Offset Voltage Temperature Drift                              | LMV796 (Note 6)<br>LMV797 (Note 6)                                                        |                                |                     | -1.0            |                       | μV/°C       |
|                    |                                                                     |                                                                                           |                                |                     | -1.8            |                       |             |
| I <sub>B</sub>     | Input Bias Current                                                  | V <sub>CM</sub> = 1.0V<br>(Notes 7, 8)                                                    | -40°C ≤ T <sub>A</sub> ≤ 85°C  |                     | 0.05            | 1<br>25               | _           |
|                    |                                                                     |                                                                                           | -40°C ≤ T <sub>A</sub> ≤ 125°C |                     | 0.05            | 1<br>100              | – pA        |
| I <sub>os</sub>    | Input Offset Current                                                | V <sub>CM</sub> = 1.0V<br>(Note 8)                                                        |                                |                     | 10              |                       | fA          |
| CMRR               | Common Mode Rejection Ratio                                         | 0V ≤ V <sub>CM</sub> ≤ 1.4V                                                               |                                | 80<br><b>75</b>     | 94              |                       | dB          |
| PSRR               | Power Supply Rejection Ratio 2.0V ≤ V+ ≤ 5.5V, V <sub>CM</sub> = 0V |                                                                                           | M = 0V                         | 80<br><b>75</b>     | 100             |                       | dB          |
|                    |                                                                     | $1.8V \le V^{+} \le 5.5V, V_{CM} = 0V$                                                    |                                | 80                  | 98              |                       |             |
| CMVR               | Common Mode Voltage Range                                           | CMRR ≥ 60 dB<br>CMRR ≥ 55 dB                                                              |                                | -0.3<br><b>-0.3</b> |                 | 1.5<br><b>1.5</b>     | V           |
| A <sub>VOL</sub>   | Open Loop Voltage Gain                                              | $V_{OUT} = 0.15V \text{ to } 2.2V,$<br>$R_{LOAD} = 2 \text{ k}\Omega \text{ to } V^{+}/2$ | LMV796                         | 85<br><b>80</b>     | 98              |                       | dB          |
|                    |                                                                     | LOAD                                                                                      | LMV797                         | 82<br><b>78</b>     | 92              |                       |             |
|                    |                                                                     | $V_{OUT}$ = 0.15V to 2.2V,<br>$R_{LOAD}$ = 10 kΩ to V+/2                                  |                                | 88<br><b>84</b>     | 110             |                       |             |
| V <sub>OUT</sub>   | Output Voltage Swing High                                           | $R_{LOAD} = 2 k\Omega \text{ to V+/2}$                                                    |                                |                     | 25              | 75<br><b>82</b>       |             |
|                    | $R_{LOAD} = 10 \text{ k}\Omega \text{ to V} + /2$                   |                                                                                           |                                | 20                  | 65<br><b>71</b> | mV from               |             |
|                    | Output Voltage Swing Low                                            |                                                                                           |                                |                     | 30              | 75<br><b>78</b>       | either rail |
|                    |                                                                     |                                                                                           |                                | 15                  | 65<br><b>67</b> |                       |             |

| Symbol           | Parameter                            | Conditions                                    | Min      | Тур      | Max      | Units  |
|------------------|--------------------------------------|-----------------------------------------------|----------|----------|----------|--------|
|                  |                                      |                                               | (Note 5) | (Note 4) | (Note 5) |        |
| I <sub>OUT</sub> | Output Current                       | Sourcing to V-                                | 35       | 47       |          |        |
|                  |                                      | V <sub>IN</sub> = 200 mV (Note 9)             | 28       |          |          | m 1    |
|                  |                                      | Sinking to V+                                 | 7        | 15       |          | mA     |
|                  |                                      | V <sub>IN</sub> = -200 mV (Note 9)            | 5        |          |          |        |
| I <sub>S</sub>   | Supply Current per Amplifier         | LMV796                                        |          | 0.95     | 1.30     |        |
|                  |                                      |                                               |          |          | 1.65     | mA     |
|                  |                                      | LMV797                                        |          | 1.1      | 1.50     | ША     |
|                  |                                      | per channel                                   |          |          | 1.85     |        |
| SR               | Slew Rate                            | A <sub>V</sub> = +1, Rising (10% to 90%)      |          | 8.5      |          | 1////  |
|                  |                                      | A <sub>V</sub> = +1, Falling (90% to 10%)     |          | 10.5     |          | V/µs   |
| GBW              | Gain Bandwidth                       |                                               |          | 14       |          | MHz    |
| e <sub>n</sub>   | Input Referred Voltage Noise Density | f = 1 kHz                                     |          | 6.2      |          | nV/√Hz |
| i <sub>n</sub>   | Input Referred Current Noise Density | f = 1 kHz                                     |          | 0.01     |          | pA/√Hz |
| THD+N            | Total Harmonic Distortion + Noise    | $f = 1 \text{ kHz}, A_V = 1, R_{LOAD} = 600Ω$ |          | 0.01     |          | %      |

# **5V Electrical Characteristics**

Unless otherwise specified, all limits are guaranteed for  $T_A = 25^{\circ}C$ ,  $V^+ = 5V$ ,  $V^- = 0V$ ,  $V_{CM} = V^+/2 = V_O$ . **Boldface** limits apply at the temperature extremes.

| Symbol           | Parameter                              | Conditions                                                                                                                                                                   |                                | Min                 | Тур      | Max                   | Units |
|------------------|----------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|---------------------|----------|-----------------------|-------|
|                  |                                        |                                                                                                                                                                              |                                | (Note 5)            | (Note 4) | (Note 5)              |       |
| V <sub>os</sub>  | Input Offset Voltage                   |                                                                                                                                                                              |                                |                     | 0.1      | ±1.35<br><b>±1.65</b> | mV    |
| $TC V_{OS}$      | Input Offset Voltage Temperature Drift | LMV796 (Note 6)                                                                                                                                                              |                                |                     | -1.0     |                       |       |
|                  |                                        | LMV797 (Note 6)                                                                                                                                                              |                                |                     | -1.8     |                       | μV/°C |
| I <sub>B</sub>   | Input Bias Current                     | V <sub>CM</sub> = 2.0V                                                                                                                                                       | -40°C ≤ T <sub>A</sub> ≤ 85°C  |                     | 0.1      | 1                     |       |
|                  |                                        | (Notes 7, 8)                                                                                                                                                                 | ^                              |                     |          | 25                    | pА    |
|                  |                                        |                                                                                                                                                                              | -40°C ≤ T <sub>A</sub> ≤ 125°C |                     | 0.1      | 1                     | þΑ    |
|                  |                                        |                                                                                                                                                                              |                                |                     |          | 100                   |       |
| I <sub>OS</sub>  | Input Offset Current                   | V <sub>CM</sub> = 2.0V<br>(Note 8)                                                                                                                                           |                                |                     | 10       |                       | fA    |
| CMRR             | Common Mode Rejection Ratio            | 0V ≤ V <sub>CM</sub> ≤ 3.7V                                                                                                                                                  |                                | 80<br><b>75</b>     | 100      |                       | dB    |
| PSRR             | Power Supply Rejection Ratio           | 2.0V ≤ V+ ≤ 5.5V, V <sub>CM</sub> = 0V                                                                                                                                       |                                | 80<br><b>75</b>     | 100      |                       | dB    |
|                  |                                        | 1.8V ≤ V+ ≤ 5.5V, V <sub>C</sub>                                                                                                                                             | <sub>M</sub> = 0V              | 80                  | 98       |                       |       |
| CMVR             | Common Mode Voltage Range              | CMRR ≥ 60 dB<br>CMRR ≥ 55 dB                                                                                                                                                 |                                | -0.3<br><b>-0.3</b> |          | 4<br><b>4</b>         | V     |
| A <sub>VOL</sub> | Open Loop Voltage Gain                 | $V_{OUT} = 0.3V \text{ to } 4.7V,$ $R_{LOAD} = 2 \text{ k}\Omega \text{ to } V^{+}/2$ $R_{OUT} = 0.3V \text{ to } 4.7V,$ $R_{LOAD} = 10 \text{ k}\Omega \text{ to } V^{+}/2$ |                                | 85<br><b>80</b>     | 97       |                       |       |
|                  |                                        |                                                                                                                                                                              |                                | 82<br><b>78</b>     | 89       |                       | dB    |
|                  |                                        |                                                                                                                                                                              |                                | 88<br><b>84</b>     | 110      |                       |       |

| V <sub>OUT</sub>                | Output Voltage Swing High            | $R_{LOAD} = 2 \text{ k}\Omega \text{ to V+/2}$ $R_{LOAD} = 10 \text{ k}\Omega \text{ to V+/2}$ |        |                 | 35          | 75<br><b>82</b>     |                     |
|---------------------------------|--------------------------------------|------------------------------------------------------------------------------------------------|--------|-----------------|-------------|---------------------|---------------------|
|                                 |                                      |                                                                                                |        |                 | 25          | 65<br><b>71</b>     |                     |
|                                 | Output Voltage Swing Low             | $R_{LOAD} = 2 \text{ k}\Omega \text{ to V} + /2$                                               | LMV796 |                 | 42          | 75<br><b>78</b>     | mV from either rail |
|                                 |                                      |                                                                                                | LMV797 |                 | 45          | 80<br><b>83</b>     |                     |
|                                 |                                      | $R_{LOAD} = 10 \text{ k}\Omega \text{ to V} + /2$                                              | 2      |                 | 20          | 65<br><b>67</b>     |                     |
| I <sub>OUT</sub> Output Current |                                      | Sourcing to V-<br>V <sub>IN</sub> = 200 mV (Note 9)                                            |        | 45<br><b>37</b> | 60          |                     |                     |
|                                 |                                      | Sinking to V+<br>V <sub>IN</sub> = -200 mV (Note 9)                                            |        | 10<br><b>6</b>  | 21          |                     | - mA                |
| I <sub>S</sub>                  | Supply Current per Amplifier         | LMV796                                                                                         |        |                 | 1.15        | 1.40<br><b>1.75</b> |                     |
|                                 |                                      | LMV797<br>per channel                                                                          |        |                 | 1.30        | 1.70<br><b>2.05</b> | - mA                |
| SR                              | Slew Rate                            | A <sub>V</sub> = +1, Rising (10% to 90%)<br>A <sub>V</sub> = +1, Falling (90% to 10%)          |        | 6.0<br>7.5      | 9.5<br>11.5 |                     | V/µs                |
| GBW                             | Gain Bandwidth                       | , , , , , , , , , , , , , , , , , , , ,                                                        |        |                 | 17          |                     | MHz                 |
| e <sub>n</sub>                  | Input Referred Voltage Noise Density | f = 1 kHz                                                                                      |        |                 | 5.8         |                     | nV/√Hz              |
| i <sub>n</sub>                  | Input Referred Current Noise Density | f = 1 kHz                                                                                      |        |                 | 0.01        |                     | pA/√Hz              |
| THD+N                           | Total Harmonic Distortion + Noise    | $f = 1 \text{ kHz}, A_V = 1, R_{LOAD} = 600\Omega$                                             |        |                 | 0.01        |                     | %                   |

**Note 1:** Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but specific performance is not guaranteed. For guaranteed specifications and the test conditions, see the Electrical Characteristics Tables.

**Note 2:** Human Body Model is 1.5 k $\Omega$  in series with 100 pF. Machine Model is  $0\Omega$  in series with 200 pF

Note 3: The maximum power dissipation is a function of  $T_{J(MAX)}$ ,  $\theta_{JA}$ . The maximum allowable power dissipation at any ambient temperature is  $P_D = (T_{J(MAX)} - T_A)/\theta_{JA}$ . All numbers apply for packages soldered directly onto a PC Board.

Note 4: Typical values represent the parametric norm at the time of characterization.

Note 5: Limits are 100% production tested at 25°C. Limits over the operating temperature range are guaranteed through correlations using the statistical quality control (SQC) method.

Note 6: Offset voltage average drift is determined by dividing the change in  $V_{OS}$  by temperature change.

Note 7: Positive current corresponds to current flowing into the device.

Note 8: This parameter is guaranteed by design and/or characterization and is not tested in production.

 $\textbf{Note 9:} \ \ \textbf{The short circuit test is a momentary test, the short circuit duration is 1.5 ms.}$ 

# **Connection Diagrams**





# **Ordering Information**

| Package     | Part Number | Package Marking | Transport Media          | NSC Drawing |
|-------------|-------------|-----------------|--------------------------|-------------|
| 5-Pin SOT23 | LMV796MF    | AT3A            | 1k Units Tape and Reel   | MF05A       |
| 5-PIN 50123 | LMV796MFX   | AISA            | 3k Units Tape and Reel   | IVIFUSA     |
| 9 Din MCOD  | LMV797MM    | ALIOA           | 1k Units Tape and Reel   | MUA08A      |
| 8-Pin MSOP  | LMV797MMX   | AU3A            | 3.5k Units Tape and Reel | IVIOAU6A    |

# **Typical Performance Characteristics** Unless otherwise specified, $T_A = 25^{\circ}C$ , $V^- = 0$ , $V^+ = Supply Voltage = 5V$ , $V_{CM} = V^+/2$ .

## Supply Current vs. Supply Voltage (LMV796)







#### Supply Current vs. Supply Voltage (LMV797)



20183581

















#### Sinking Current vs. Output Voltage



#### 2018355

### **Negative Output Swing vs. Supply Voltage**



## **Negative Output Swing vs. Supply Voltage**



#### Positive Output Swing vs. Supply Voltage



#### 20183517

#### Positive Output Swing vs. Supply Voltage



## Positive Output Swing vs. Supply Voltage



20183518

#### **Negative Output Swing vs. Supply Voltage**





THD+N vs. Peak-to-Peak Output Voltage (VOUT)



#### **Time Domain Voltage Noise**



#### Overshoot and Undershoot vs. C<sub>LOAD</sub>



THD+N vs. Peak-to-Peak Output Voltage (V<sub>OUT</sub>)



20183504





#### Open Loop Gain and Phase with Capacitive Load



Open Loop Gain and Phase with Resistive Load



20183541

20183573

#### **Closed Loop Output Impedance vs. Frequency**





## Small Signal Transient Response, $A_V = +1$



Large Signal Transient Response,  $A_V = +1$ 



20183537

#### Small Signal Transient Response, $A_V = +1$



20183533

20183538

Large Signal Transient Response,  $A_V = +1$ 



20183534

#### Phase Margin vs. Capacitive Load (Stability)



Phase Margin vs. Capacitive Load (Stability)



20183546

## Positive PSRR vs. Frequency 0 -20 POSITIVE PSRR (dB) -40 -60 -80 -100 10 100 10k 100k 1M 10M FREQUENCY (Hz) 20183527



Negative PSRR vs. Frequency

-20





# **Application Information**

#### ADVANTAGES OF THE LMV796/LMV797

#### Wide Bandwidth at Low Supply Current

The LMV796 and LMV797 are high performance op amps that provide a unity gain bandwidth of 17 MHz while drawing a low supply current of 1.15 mA. This makes them ideal for providing wideband amplification in portable applications.

#### Low Input Referred Noise and Low Input Bias Current

The LMV796/LMV797 <u>have</u> a very low input referred voltage noise density (5.8 nV/ $\sqrt{\text{Hz}}$  at 1 kHz). A CMOS input stage ensures a small input bias <u>current</u> (100 fA) and low input referred current noise (0.01 pA/ $\sqrt{\text{Hz}}$ ). This is very helpful in maintaining signal fidelity, and makes the LMV796 and LMV797 ideal for audio and sensor based applications.

#### Low Supply Voltage

The LMV796 and the LMV797 have performance guaranteed at 2.5V and 5V supply. The LMV796 family is guaranteed to be operational at all supply voltages between 2.0V and 5.5V, for ambient temperatures ranging from –40°C to 125°C, thus utilizing the entire battery lifetime. The LMV796 and LMV797 are also guaranteed to be operational at 1.8V supply voltage, for temperatures between 0°C and 125°C. This makes the LMV796 family ideal for usage in low-voltage commercial applications.

#### **RRO and Ground Sensing**

Rail-to-rail output swing provides maximum possible dynamic range at the output. This is particularly important when operating at low supply voltages. An innovative positive feedback scheme is used to boost the current drive capability of the output stage. This allows the LMV796 and the LMV797 to source more than 40 mA of current at 1.8V supply. This also limits the performance of the LMV796 family as comparators, and hence the usage of the LMV796 and the LMV797 in an open-loop configuration is not recommended. The input common-mode range includes the negative supply rail which allows direct sensing at ground in single supply operation.

#### **Small Size**

The small footprint of the LMV796 and the LMV797 package saves space on printed circuit boards, and enables the design of smaller electronic products, such as cellular phones, pagers, or other portable systems. Long traces between the signal source and the op amp make the signal path susceptible to noise. By using the physically smaller LMV796 or LMV797 package, the op amp can be placed closer to the signal source, reducing noise pickup and increasing signal integrity.

#### **CAPACITIVE LOAD TOLERANCE**

The LMV796 and LMV797 can directly drive 120 pF in unitygain without oscillation. The unity-gain follower is the most sensitive configuration to capacitive loading. Direct capacitive loading reduces the phase margin of amplifiers. The combination of the amplifier's output impedance and the capacitive load induces phase lag. This results in either an underdamped pulse response or oscillation. To drive a heavier capacitive load, the circuit in *Figure 1* can be used. In *Figure 1*, the isolation resistor  $R_{\rm ISO}$  and the load capacitor  $C_{\rm L}$  form a pole to increase stability by adding more phase margin to the overall system. The desired performance depends on the value of  $R_{\rm ISO}$ . The bigger the  $R_{\rm ISO}$  resistor value, the more stable  $V_{\rm OUT}$  will be. Increased  $R_{\rm ISO}$  would, however, result in a reduced output swing and short circuit current.



FIGURE 1. Isolation of C<sub>1</sub> to Improve Stability

# INPUT CAPACITANCE AND FEEDBACK CIRCUIT ELEMENTS

The LMV796 family has a very low input bias current (100 fA) and a low 1/f noise corner frequency (400 Hz), which makes it ideal for sensor applications. However, to obtain this performance a large CMOS input stage is used, which adds to the input capacitance of the op amp,  $\mathbf{C}_{\mathrm{IN}}$ . Though this does not affect the DC and low frequency performance, at higher frequencies the input capacitance interacts with the input and the feedback impedances to create a pole, which results in lower phase margin and gain peaking. This can be controlled by being selective in the use of feedback resistors, as well as, by using a feedback capacitance, C<sub>F</sub>. For example, in the inverting amplifier shown in Figure 2, if  $C_{\rm IN}$  and  $C_{\rm F}$  are ignored and the open loop gain of the op amp is considered infinite then the gain of the circuit is  $-R_2/R_1$ . An op amp, however, usually has a dominant pole, which causes its gain to drop with frequency. Hence, this gain is only valid for DC and low frequency. To understand the effect of the input capacitance coupled with the non-ideal gain of the op amp, the circuit needs to be analyzed in the frequency domain using a Laplace transform.



FIGURE 2. Inverting Amplifier

For simplicity, the op amp is modeled as an ideal integrator with a unity gain frequency of  $A_0$ . Hence, its transfer function (or gain) in the frequency domain is  $A_0/s$ . Solving the circuit equations in the frequency domain, ignoring  $C_{\rm F}$  for the moment, results in an expression for the gain shown in  $\it Equation 1$ .

$$\frac{V_{OUT}}{V_{IN}}(s) = \frac{-R_2/R_1}{\left[1 + \frac{s}{\left(\frac{A_0 R_1}{R_1 + R_2}\right)} + \frac{s^2}{\left(\frac{A_0}{C_{IN} R_2}\right)}\right]}$$
(1)

It can be inferred from the denominator of the transfer function that it has two poles, whose expressions can be obtained by solving for the roots of the denominator and are shown in *Equation 2*.

$$P_{1,2} = \frac{-1}{2C_{IN}} \left[ \frac{1}{R_1} + \frac{1}{R_2} \pm \sqrt{\left(\frac{1}{R_1} + \frac{1}{R_2}\right)^2 - \frac{4A_0C_{IN}}{R_2}} \right]$$
(2)

Equation 2 shows that as the values of R<sub>1</sub> and R<sub>2</sub> are increased, the magnitude of the poles, and hence the bandwidth of the amplifier, is reduced. This theory is verified by using different values of R<sub>1</sub> and R<sub>2</sub> in the circuit shown in Figure 1 and by comparing their frequency responses. In Figure 3 the frequency responses for three different values of R<sub>1</sub> and R<sub>2</sub> are shown. When both R<sub>1</sub> and R<sub>2</sub> are 1 kΩ, the response is flattest and widest; whereas, it narrows and peaks significantly when both their values are changed to 10 kΩ or 30 kΩ. So it is advisable to use lower values of R<sub>1</sub> and R<sub>2</sub> to obtain a wider and flatter response. Lower resistances also help in high sensitivity circuits since they add less noise.



FIGURE 3. Gain Peaking Caused by Large R<sub>1</sub>, R<sub>2</sub>

A way of reducing the gain peaking is by adding a feedback capacitance  $C_F$  in parallel with  $R_2$ . This introduces another pole in the system and prevents the formation of pairs of complex conjugate poles which cause the gain to peak. *Figure 4* shows the effect of  $C_F$  on the frequency response of the circuit. Adding a capacitance of 2 pF removes the peak, while a capacitance of 5 pF creates a much lower pole and reduces the bandwidth excessively.



FIGURE 4. Gain Peaking Eliminated by C<sub>F</sub>

#### **AUDIO PREAMPLIFIER WITH BAND PASS FILTERING**

With low input referred voltage noise, low supply voltage and current, and a low harmonic distortion, the LMV796 family is ideal for audio applications. Its wide unity gain bandwidth allows it to provide large gain for a wide range of frequencies and it can be used to design a preamplifier to drive a load of as low as  $600\Omega$  with less than 0.01% distortion. Two amplifier circuits are shown in Figure 5 and Figure 6. Figure 5 is an inverting amplifier, with a 10 k $\Omega$  feedback resistor, R<sub>2</sub>, and a  $1k\Omega$  input resistor,  $R_1$ , and hence provides a gain of -10. Figure 6 is a non-inverting amplifier, using the same values of R<sub>1</sub> and R<sub>2</sub>, and provides a gain of 11. In either of these circuits, the coupling capacitor C<sub>C1</sub> decides the lower frequency at which the circuit starts providing gain, while the feedback capacitor C<sub>F</sub> decides the frequency at which the gain starts dropping off. Figure 7 shows the frequency response of the inverting amplifier with different values of C<sub>F</sub>.



FIGURE 5. Inverting Audio Preamplifier



FIGURE 6. Non-inverting Audio Preamplifier



FIGURE 7. Frequency Response of the Inverting Audio Preamplifier

#### TRANSIMPEDANCE AMPLIFIER

CMOS input op amps are often used in transimpedance applications as they have an extremely high input impedance. A transimpedance amplifier converts a small input current into a voltage. This current is usually generated by a photodiode. The transimpedance gain, measured as the ratio of the output voltage to the input current, is expected to be large and wideband. Since the circuit deals with currents in the range of a few nA, low noise performance is essential. The LMV796/LMV797 are CMOS input op amps providing wide bandwidth and low noise performance, and are hence ideal for transimpedance applications.

Usually, a transimpedance amplifier is designed on the basis of the current source driving the input. A photodiode is a very common capacitive current source, which requires transimpedance gain for transforming its miniscule current into easily detectable voltages. The photodiode and the amplifier's gain are selected with respect to the speed and accuracy required of the circuit. A faster circuit would require a photodiode with lesser capacitance and a faster amplifier. A more sensitive circuit would require a sensitive photodiode and a high gain. A typical transimpedance amplifier is shown in Figure 8. The output voltage of the amplifier is given by the equation  $V_{OUT} = -I_{IN}R_F$ . Since the output swing of the amplifier is limited,  $R_F$  should be selected such that all possible values of  $I_{IN}$  can be detected.

The LMV796/LMV797 have a large gain-bandwidth product (17 MHz), which enables high gains at wide bandwidths. A rail-to-rail output swing at 5.5V supply allows detection and amplification of a wide range of input currents. A CMOS input stage with negligible input current noise and low input voltage noise allows the LMV796/LMV797 to provide high fidelity amplification for wide bandwidths. These properties make the LMV796/LMV797 ideal for systems requiring wide-band transimpedance amplification.



FIGURE 8. Photodiode Transimpedance Amplifier

As mentioned earlier, the following parameters are used to design a transimpedance amplifier: the amplifier gain-bandwidth product,  $A_0$ ; the amplifier input capacitance,  $C_{\text{CM}}$ ; the photodiode capacitance,  $C_{\text{D}}$ ; the transimpedance gain required,  $R_{\text{F}}$ ; and the amplifier output swing. Once a feasible  $R_{\text{F}}$  is selected using the amplifier output swing, these numbers can be used to design an amplifier with the desired transimpedance gain and a maximally flat frequency response.

An essential component for obtaining a maximally flat response is the feedback capacitor,  $C_{\text{F}}$ . The capacitance seen at the input of the amplifier,  $\mathbf{C}_{\mathrm{IN}}$ , combined with the feedback capacitor, R<sub>E</sub>, generate a phase lag which causes gain-peaking and can destabilize the circuit.  $C_{\text{IN}}$  is usually just the sum of  $C_D$  and  $C_{CM}$ . The feedback capacitor  $C_F$  creates a pole, f<sub>P</sub> in the noise gain of the circuit, which neutralizes the zero in the noise gain,  $f_Z$ , created by the combination of  $R_F$  and  $C_{IN}$ . If properly positioned, the noise gain pole created by C<sub>F</sub> can ensure that the slope of the gain remains at 20 dB/decade till the unity gain frequency of the amplifier is reached, thus ensuring stability. As shown in Figure 9, fp is positioned such that it coincides with the point where the noise gain intersects the op amp's open loop gain. In this case,  $f_P$  is also the overall -3 dB frequency of the transimpedance amplifier. The value of C<sub>E</sub> needed to make it so is given by Equation 3. A larger value of C<sub>F</sub> causes excessive reduction of bandwidth, while a smaller value fails to prevent gain peaking and instability.

$$C_{F} = \frac{1 + \sqrt{1 + 4\pi R_{F} C_{IN} A_{0}}}{2\pi R_{F} A_{0}}$$
 (3)



FIGURE 9. C<sub>F</sub> Selection for Stability

Calculating  $C_F$  from *Equation 3* can sometimes return unreasonably small values (<1 pF), especially for high speed applications. In these cases, it is often more practical to use the circuit shown in *Figure 10* in order to allow more reasonable values. In this circuit, the capacitance  $C_F{}'$  is  $(1+R_B/R_A)$  times the effective feedback capacitance,  $C_F{}$ . A larger capacitor can now be used in this circuit to obtain a smaller effective capacitance.

For example, if a  $C_F$  of 0.5 pF is needed, while only a 5 pF capacitor is available,  $R_B$  and  $R_A$  can be selected such that  $R_B/R_A=9$ . This would convert a  $C_F{}'$  of 5 pF into a  $C_F$  of 0.5 pF. This relationship holds as long as  $R_A<< R_F$ .



FIGURE 10. Obtaining Small C<sub>F</sub> from Large C<sub>F</sub>'

#### LMV796 AS A TRANSIMPEDANCE AMPLIFIER

The LMV796 was used in the designs for a number of amplifiers with varying transimpedance gains and source capacitances. The gains, bandwidths and feedback capacitances of the circuits created are summarized in *Table 1*. The frequency responses are presented in *Figure 11* and *Figure 12*. The

feedback capacitances are slightly different from the formula in  $\it Equation 3$ , since the parasitic capacitance of the board and the feedback resistor  $R_{\rm F}$  had to be accounted for.

TABLE 1.

| Transimpedance, A <sub>TI</sub> | C <sub>IN</sub> | C <sub>F</sub> | -3 dB Frequency |
|---------------------------------|-----------------|----------------|-----------------|
| 470000                          | 50 pF           | 1.5 pF         | 350 kHz         |
| 470000                          | 100 pF          | 2.0 pF         | 250 kHz         |
| 470000                          | 200 pF          | 3.0 pF         | 150 kHz         |
| 47000                           | 50 pF           | 4.5 pF         | 1.5 MHz         |
| 47000                           | 100 pF          | 6.0 pF         | 1 MHz           |
| 47000                           | 200 pF          | 9.0 pF         | 700 kHz         |



FIGURE 11. Frequency Response for  $A_{TI} = 470000$ 



FIGURE 12. Frequency Response for  $A_{TI} = 47000$ 

# HIGH GAIN WIDEBAND TRANSIMPEDANCE AMPLIFIER USING THE LMV797

The LMV797 dual, low noise, wide bandwidth, CMOS input op amp IC can be used for compact, robust and integrated solutions for sensing and amplifying wide-band signals obtained from sensitive photodiodes. One of the two op amps available can be used to obtain transimpedance gain while the other can be used for amplifying the output voltage to further enhance the transimpedance gain. The wide bandwidth of the op amps (17 MHz) ensures that they are capable of providing high gain for a wide range of frequencies. The low input referred noise (5.8 nV//Hz) allows the amplifier to deliver an output with a high SNR (signal to noise ratio). The small 8-pin MSOP footprint saves space on printed circuit boards and allows ease of design in portable products.

The circuit shown in *Figure 13*, has the first op amp acting as a transimpedance amplifier with a gain of 47000, while the second stage provides a voltage gain of 10. This provides a total transimpedance gain of 470000 with a –3 dB bandwidth of about 1.5 MHz, for a total input capacitance of 50 pF. The frequency response for the circuit is shown in *Figure 14* 



FIGURE 13. 1.5 MHz Transimpedance Amplifier, with A<sub>TI</sub> = 470000



FIGURE 14. 1.5 MHz Transimpedance Amplifier Frequency Response

#### SENSOR INTERFACES

The low input bias current and low input referred noise of the LMV796 and LMV797 make them ideal for sensor interfaces. These circuits are required to sense voltages of the order of a few µV and currents amounting to less than a nA hence, the op amp needs to have low voltage noise and low input bias current. Typical applications include infra-red (IR) thermometry, thermocouple amplifiers and pH electrode buffers, Figure 15 is an example of a typical circuit used for measuring IR radiation intensity, often used for estimating the temperature of an object from a distance. The IR sensor generates a voltage proportional to I, which is the intensity of the IR radiation falling on it. As shown in Figure 15, K is the constant of proportionality relating the voltage across the IR sensor (V<sub>IN</sub>) to the radiation intensity, I. The resistances  $R_A$  and  $R_B$  are selected to provide a high gain to amplify this voltage, while C<sub>F</sub> is added to filter out the high frequency noise.



FIGURE 15. IR Radiation Sensor

# Physical Dimensions inches (millimeters) unless otherwise noted



#### 5-Pin SOT-23 NS Package Number MF05A



8-Pin MSOP NS package Number MUA08A

MUA08A (Rev F)

# **Notes**

For more National Semiconductor product information and proven design tools, visit the following Web sites at:

| Pr                             | oducts                       | Design Support          |                                |  |
|--------------------------------|------------------------------|-------------------------|--------------------------------|--|
| Amplifiers                     | www.national.com/amplifiers  | WEBENCH                 | www.national.com/webench       |  |
| Audio                          | www.national.com/audio       | Analog University       | www.national.com/AU            |  |
| Clock Conditioners             | www.national.com/timing      | App Notes               | www.national.com/appnotes      |  |
| Data Converters                | www.national.com/adc         | Distributors            | www.national.com/contacts      |  |
| Displays                       | www.national.com/displays    | Green Compliance        | www.national.com/quality/green |  |
| Ethernet                       | www.national.com/ethernet    | Packaging               | www.national.com/packaging     |  |
| Interface                      | www.national.com/interface   | Quality and Reliability | www.national.com/quality       |  |
| LVDS                           | www.national.com/lvds        | Reference Designs       | www.national.com/refdesigns    |  |
| Power Management               | www.national.com/power       | Feedback                | www.national.com/feedback      |  |
| Switching Regulators           | www.national.com/switchers   |                         |                                |  |
| LDOs                           | www.national.com/ldo         |                         |                                |  |
| LED Lighting                   | www.national.com/led         |                         |                                |  |
| PowerWise                      | www.national.com/powerwise   |                         |                                |  |
| Serial Digital Interface (SDI) | www.national.com/sdi         |                         |                                |  |
| Temperature Sensors            | www.national.com/tempsensors |                         |                                |  |
| Wireless (PLL/VCO)             | www.national.com/wireless    |                         |                                |  |

THE CONTENTS OF THIS DOCUMENT ARE PROVIDED IN CONNECTION WITH NATIONAL SEMICONDUCTOR CORPORATION ("NATIONAL") PRODUCTS. NATIONAL MAKES NO REPRESENTATIONS OR WARRANTIES WITH RESPECT TO THE ACCURACY OR COMPLETENESS OF THE CONTENTS OF THIS PUBLICATION AND RESERVES THE RIGHT TO MAKE CHANGES TO SPECIFICATIONS AND PRODUCT DESCRIPTIONS AT ANY TIME WITHOUT NOTICE. NO LICENSE, WHETHER EXPRESS, IMPLIED, ARISING BY ESTOPPEL OR OTHERWISE, TO ANY INTELLECTUAL PROPERTY RIGHTS IS GRANTED BY THIS DOCUMENT.

TESTING AND OTHER QUALITY CONTROLS ARE USED TO THE EXTENT NATIONAL DEEMS NECESSARY TO SUPPORT NATIONAL'S PRODUCT WARRANTY. EXCEPT WHERE MANDATED BY GOVERNMENT REQUIREMENTS, TESTING OF ALL PARAMETERS OF EACH PRODUCT IS NOT NECESSARILY PERFORMED. NATIONAL ASSUMES NO LIABILITY FOR APPLICATIONS ASSISTANCE OR BUYER PRODUCT DESIGN. BUYERS ARE RESPONSIBLE FOR THEIR PRODUCTS AND APPLICATIONS USING NATIONAL COMPONENTS. PRIOR TO USING OR DISTRIBUTING ANY PRODUCTS THAT INCLUDE NATIONAL COMPONENTS, BUYERS SHOULD PROVIDE ADEQUATE DESIGN, TESTING AND OPERATING SAFEGUARDS.

EXCEPT AS PROVIDED IN NATIONAL'S TERMS AND CONDITIONS OF SALE FOR SUCH PRODUCTS, NATIONAL ASSUMES NO LIABILITY WHATSOEVER, AND NATIONAL DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY RELATING TO THE SALE AND/OR USE OF NATIONAL PRODUCTS INCLUDING LIABILITY OR WARRANTIES RELATING TO FITNESS FOR A PARTICULAR PURPOSE, MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

#### LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS PRIOR WRITTEN APPROVAL OF THE CHIEF EXECUTIVE OFFICER AND GENERAL COUNSEL OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:

Life support devices or systems are devices which (a) are intended for surgical implant into the body, or (b) support or sustain life and whose failure to perform when properly used in accordance with instructions for use provided in the labeling can be reasonably expected to result in a significant injury to the user. A critical component is any component in a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system or to affect its safety or effectiveness.

National Semiconductor and the National Semiconductor logo are registered trademarks of National Semiconductor Corporation. All other brand or product names may be trademarks or registered trademarks of their respective holders.

Copyright© 2008 National Semiconductor Corporation

For the most current product information visit us at www.national.com



National Semiconductor Americas Technical Support Center Email: support@nsc.com Tel: 1-800-272-9959 National Semiconductor Europe Technical Support Center Email: europe.support@nsc.com German Tel: +49 (0) 180 5010 771 English Tel: +44 (0) 870 850 4288 National Semiconductor Asia Pacific Technical Support Center Email: ap.support@nsc.com

National Semiconductor Japan Technical Support Center Email: jpn.feedback@nsc.com