# LR40992 Pulse Dialer CMOS LSI # Description The LR40992 is a CMOS LSI for pulse dialer with redial which integrates a CR oscillator as a frequency reference. ## Features - 1. Make ratio: 34/40% pin-selectable - 2. Pulse rate: 10/20pps pin-selectable - 3. Pulse output: "0" true - 4. Mute output: "0" true - 5. 17-digit redial with either \* or # input - 6. Inter-digital pause: 800ms (10pps) - Uses a ceramic oscillator as a frequency reference - 8. Direct telephone line operation - Uses either a standard 2-of-7 matrix keyboard or a single contact keyboard - 10. Mute signal generated on pulse signal - 11. 18-pin dual-in-line package ## Pin Connections # Block Diagram dzsc.com 4 # Absolute Maximum Ratings | Parameter | Symbol | Rating | Unit | Note | |---------------------------|------------------|----------------|------|------| | Supply voltage | V <sub>DD</sub> | -0.3 to $+6.2$ | V | 1 | | Operating temperature | Topr | -30 to +60 | °C | | | Storage temperature | Tess | -55 to +150 | υ | | | Maximum power dissipation | P <sub>D</sub> | 500 | mW | 2 | | Manieron | V <sub>INI</sub> | -0.3 | V | 3 | | Maximum pin voltage | V <sub>INZ</sub> | +0.3 | V | 4 | Note 1: Referenced to GND. Note 2: Ta=25°C. Note 3: The maximum applicable voltage on any pin with respect to GND. Note 4: The maximum applicable voltage on any pin with respect to $V_{\rm DN}$ . # **Recommended Operating Conditions** | Parameter | Symbol | Rating | Unit | |----------------|--------|------------|------| | Supply voltage | Vpp | 2.5 to 6.0 | V | # DC Characteristics (Ta = -30 to +60%) | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | Note | |---------------------------------|--------------------|-----------------------------------------------|--------------------|-------|--------------------|------|------| | Key contact resistance | R <sub>KI</sub> | | | | 1 | kΩ | | | Key board capacitance | CKI | | | | 30 | рF | | | Input voltage | Kor | 2 of 7 input made | 0.8V <sub>DD</sub> | | $V_{DD}$ | V | 1 | | | K <sub>II</sub> . | 2-of-7 input mode | GND | | 0.2V <sub>DD</sub> | V | 1 | | MUTE sink current | 1 <sub>ML</sub> | $V_{DD} = 2.5 V_{\star} V_{OUT} = 0.5 V$ | 500 | | | μA | 2 | | PULSE sink current | l <sub>P</sub> | $V_{DD} = 2.5 V$ , $V_{OUT} = 0.5 V$ | 1.0 | | | mA. | 3 | | V <sub>REF</sub> output current | l <sub>REF</sub> | $V_{DD}-V_{REF}=6V$ | 1.0 | 7.0 | | mA | 4 | | Memory retention current | I <sub>MR</sub> | All outputs in no-load state | | 0.7 | | μΑ | | | Operating current | Iop | All outputs in no-load state | | 100 | 150 | μΑ | | | Key pull-up resistance | K <sub>iR1</sub> . | $V_{DD} = 6.0 V$ | | 100 | 1 | kΩ | | | Key pull-down resistance | Kirp | $V_{1N} = 4.8 V$ | | 4 | | kΩ | | | MUTE, PULSE leakage | ILEG | V <sub>DD</sub> =6.0V, V <sub>OUT</sub> =6.0V | | 0.001 | 1 | μΑ | | Note 1: Applies to key input pins ( $\overline{ROW_1}$ - $\overline{ROW_4}$ , $\overline{COL_1}$ - $\overline{COL_3}$ ) Note 2: Applies to $\overline{MUTE}$ output pin. Note 3: Applies to $\overline{PULSE}$ output pin. Note 4: Applies to Verr pin. (Refer to Figure 1) # **AC Characteristics** | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | Notes | |--------------------------------------------------|------------------|---------------------------------------------|------|-------|------|------|-------| | Oscillator frequency | fosc | | | 4.0 | | kHz | 1 | | Frequency stability | $\Delta f$ | $V_{\rm DD} = 2.5 \text{ to } 3.5 \text{V}$ | | ±4 | | % | | | Frequency stability | $\Delta f$ | $V_{\rm DD} = 3.5 \text{ to } 6.0 \text{V}$ | | ±4 | | % | | | Frequency stability (with V <sub>REF</sub> used) | Δf | I <sub>REF</sub> =250 to 500 μ A | | ±2.5 | | % | | | Output pulse rate | PR | Pin 10=V <sub>DD</sub> /GND | | 20/10 | | pps | | | Key input debounce time | t <sub>DB</sub> | | | 10 | | ms | 2 | | Key input time | $t_{KD}$ | | 40 | | | ms | 2, 3 | | 2×Key input rollover time | t <sub>KR</sub> | | 5 | | | ms | 2 | | Pulse break time | t <sub>B</sub> | Pin 9=V <sub>DD</sub> /GND | | 66/60 | | ms | | | Inter-digital pause | t <sub>IDP</sub> | | | 000 | | | 2 | | Pre-digital pause | t <sub>PDP</sub> | | | 800 | | ms | | | Mute valid after last outpulse | t <sub>MO</sub> | | | 5 | | ms | 2 | | On-Hook time required to clear memory | t <sub>OH</sub> | | 300 | | | ms | 2 | Note 1: External RC values are: $R_S = 2M\Omega$ , $R = 220\Omega$ and C = 390 pF. Note 2: These times are directly proportional to the oscillator frequency. Note 3: Debounce plus oscillator start-up time<40ms. # **Test Circuit** ## Functional Description The LR40992 is a monolithic CMOS integrated circuit which uses an inexpensive CR oscillator for its frequency reference and provides all the features required for implementing a pulse dialer with redial. It operates directly off the telephone line supply and converts 2-of-7 keyboard inputs into pulse signals simulating a rotary telephone dial. When not outpulsing, the LR40992 consumes only microamperes of current. Keyboard logic is totally static so that the LR40992 will not introduce noise into the telephone system. Two outputs, one to pulse the telephone line and one to mute the receiver, are provided to implement the pulse dialer function. When Off-Hook, the LR40992 senses a key down condition, verifies that only one key is depressed and then enters the key's code into an on-chip memory. The FIFO (First In First Out) memory will store up to 17 digits, and allows keystrokes to be entered at rates comparable to tone dialing telephones. Entering the first digit starts a pre-digital pause counter and clears the memory buffer. At the end of the pre-digital pause, outpulsing begins. As digits are entered during the outpulsing period they will also be stored in the memory. Outpulsing will continue until all entered digits have been dialed. The first 17 digits entered will be stored in the on-chip redial memory and can be redialed by pressing either # or \*, provided that the receiver has been On-Hook for the minimum $t_{\rm OH}$ (refer to the AC Characteristics section). When On-Hook, key inputs will not be recognized because the oscillator is disabled. This oscillator inhibit prevents the circuit from drawing excessive current when On-Hook. ## Pin Description #### V<sub>DD</sub> (Pin 1) This is the positive supply pin. The voltage on this pin is measured relative to GND and is supplied from a $150\mu$ A current source. This voltage must be regulated to less than 6.0 volts. #### V<sub>REF</sub> (Pin 2) The $V_{REF}$ output provides a reference voltage that tracks internal parameters of the LR40992. $V_{REF}$ provides a negative voltage reference to the $V_{DD}$ supply. Its magnitude will be approximately 0.6 volts greater than the minimum operating voltage of each particular LR40992. The typical application would be to connect the $V_{REF}$ pin to the GND pin (pin 6). The supply to the $V_{DD}$ pin (pin 1) should then be regulated to $150~\mu\,A$ ( $I_{op}$ max). With this amount of supply current, proper operation of the LR40992 is guaranteed. The internal circuitry is shown in Figure 1 with its associated I-V characteristics. Fig. 1 V<sub>REF</sub> Typical I-V Characteristics ## Keyboard Inputs (Pins 3, 4, 5, 13, 14, 15, 16) The LR40992 incorporates an innovative keyboard scheme that allows either the standard 2-of-7 keyboard with negative common or the inexpensive single contact (Form A) keyboard to be used. A valid key entry is defined by either a single row being connected to a single column or GND being simultaneously presented to both a single row and column. When in On-Hook mode, the row and column inputs are held high and no keyboard inputs are accepted. When Off-Hook, the keyboard is completely static until the initial valid key input is sensed. The oscillator is then enabled and the rows and columns are alternately scanned (pulled high, then low) to verify that the input is valid. To be accepted, the input must remain valid continuously for 10ms of debounce time. Fig. 2 Keyboard configurations #### Oscillator (Pins 7, 8, 9) The LR40992 contains on-chip inverters to provide an oscillator which will operate with a minimum of external components. Figure 3 shows the on-chip configuration with the necessary external components. Optimum stability occurs with the ratio $K=R_{\rm s}/R$ equal to 10. Fig. 3 Oscillator configuration The oscillator period is given by: $T=RC[1.386+(3.5KC_s/C-(2K/(K+1))]$ In (K/(1.5K+0.5))] where $C_{\rm s}$ is the stray capacitance on pin 7. Accuracy and stability will be enhanced with this capacitance minimized. #### GND (Pin 6) This is the negative supply pin and is normally tied to $V_{REF}$ (See $V_{REF}$ paragraph). # 20/10 pps (Pin 10) Tying this pin M/B to GND will select an output pulse rate of $10~\rm pps$ . Tying to $V_{\rm DD}$ will select $20~\rm pps$ . ### Make/Break Select (Pin 11) The Make/Break ratio may be selected by connecting the M/B pin to either the $V_{\rm DD}$ or GND supply. The two popular ratios from which the user can choose are indicated below. | INPUT | MAKE | BREAK | |-------------------------|------|-------| | V <sub>DD</sub> (Pin 1) | 34% | 66% | | GND (Pin 6) | 40% | 60% | #### Mute Output (Pin 12) The Mute output is a complementary CMOS transistor designed to drive an external bipolar transistor. This circuitry is used to mute the receiver during outpulsing. As shown in Timing Diagram, the LR40992 Mute output turns on (pulls to the GND supply) at the beginning of the pre-digital pause and turns off (goes to an open circuit) following the last break. The delay from the end of the last break until the Mute output turns off is the mute overlap, specified as t<sub>MO</sub>. #### Test/On-Hook Switch Input (Pin 17) The "Test" or "On-Hook" input of the LR40992 has a $100 k\,\Omega$ pull-up to the positive supply. A $V_{DD}$ input or allowing the pin to float sets the circuit in into On-Hook or test mode while a GND input sets it in the Off-Hook or normal mode. When Off-Hook, the LR40992 will accept key inputs and outpulse the digits in normal fashion. Upon completion of the last digit, the oscillator is disabled and the circuit stands by for additional inputs. Switching the LR40992 to On-Hook while it is outpulsing causes the remaining digits to be outpulsed at 100 × the normal rate (M/B ratio is then 50/50). This features provides a means of rapidly testing the device and is also an efficient method by which the circuitry can be reset. When the outpulsing in this mode, which can take up to 300ms, is completed, the circuit is de-activated and will require only the current necessary to sustain the memory and Power-Up-Clear detect circuitry (refer to the electrical specifications). Upon returning Off-Hook, a negative transistion on the Mute Output will insure that the speech network is connected to the line. If the first key entry is either a \* or #, the number sequence stored on-chip will be outpulsed. Any other valid key entries will clear the memory and outpulse the new number sequence. ## Pulse Output (Pin 18) The Pulse output is an open-drain N-channel transistor designed to drive an external bipolar transistor. These transistors would normally be used to pulse the telephone line by disconnecting and connecting the network. The LR40992 Pulse output is an open circuit during make and pulls to the GND supply during break. # ■ Timing Diagram # System Configuration Example