#### 查询SN74ALS992供应商

## 捷多邦,专业PCB打样工厂,24小时加急出SN74ALS992 9-BIT D-TYPE TRANSPARENT READ-BACK LATCH WITH 3-STATE OUTPUTS

OERB

1D 2

2D 3

3D

4D 5

5D

6D 17

7D

9D

CLR 11

GND 🛛 12

4

6

Π8 8D

9

110

DW OR NT PACKAGE (TOP VIEW)

SDAS028B - APRIL 1984 - REVISED JANUARY 1995

Vcc 24

23 1Q

22 2Q 21 3Q

20 4Q

19 **1** 5Q

18 6Q

17 7Q

16 8Q

15 9Q

13 LE

14 OEQ

- 3-State I/O-Type Read-Back Inputs
- **Bus-Structured Pinout** •
- True Logic Outputs
- **Designed With Nine Bits for Parity** Applications
- Package Options Include Plastic Small-Outline (DW) Packages and Standard Plastic (NT) 300-mil DIPs

#### description

This 9-bit latch is designed specifically for storing the contents of the input data bus and providing the capability of reading back the stored data onto the input data bus. In addition, this device provides a 3-state buffer-type output and is easily implemented in parity applications.

The nine latches are transparent D-type latches. While the latch-enable (LE) input is high, the Q outputs follow the data (D) inputs. The Q outputs are in the 3-state condition when the output-enable (OEQ) input is high.

Read back is provided through the output-enable (OERB) input. When OERB is taken low, the data present at the output of the data latches is allowed to pass back onto the input data bus. When OERB is taken high, the output of the data latches is isolated from the D inputs. OERB does not affect the internal operation of the latches; however, precautions should be taken not to create a bus conflict.

The SN74ALS992 is characterized for operation from 0°C to 70°C.

### logic symbol<sup>†</sup>



<sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.





#### SN74ALS992 9-BIT D-TYPE TRANSPARENT READ-BACK LATCH WITH 3-STATE OUTPUTS SDAS028B - APRIL 1984 - REVISED JANUARY 1995

#### logic diagram (positive logic)



**To Eight Other Channels** 

#### timing diagram



 $\overline{\text{CLR}} = \text{H}, \overline{\text{OEQ}} = \text{L}$ 

<sup>†</sup> This setup time ensures that the read-back circuit will not create a conflict on the input data bus.

#### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)<sup>‡</sup>

| Supply voltage, V <sub>CC</sub>                             | 7 V           |
|-------------------------------------------------------------|---------------|
| Input voltage, VI (OERB, OEQ, CLR, and LE)                  | 7 V           |
| Voltage applied to D inputs and to disabled 3-state outputs |               |
| Operating free-air temperature range, T <sub>A</sub>        | . 0°C to 70°C |
| Storage temperature range                                   | 65°C to 150°C |

<sup>‡</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.



# **SN74ALS992** 9-BIT D-TYPE TRANSPARENT READ-BACK LATCH WITH 3-STATE OUTPUTS SDAS028B – APRIL 1984 – REVISED JANUARY 1995

#### recommended operating conditions

|                 |                                       |                             | MIN | NOM | MAX  | UNIT |
|-----------------|---------------------------------------|-----------------------------|-----|-----|------|------|
| VCC             | Supply voltage                        |                             | 4.5 | 5   | 5.5  | V    |
| VIH             | High-level input voltage              | ligh-level input voltage    |     |     |      | V    |
| VIL             | Low-level input voltage               |                             |     |     | 0.8  | V    |
| lau             | High-level output current             | Q                           |     |     | -2.6 | mA   |
| ЮН              |                                       | D                           |     |     | -0.4 |      |
| le.             | Low-level output current              | Q                           |     |     | 24   | mA   |
| IOL             |                                       | D                           |     |     | 8    |      |
|                 | Pulse duration                        | LE high                     | 10  |     |      | ns   |
| tw              |                                       | CLR low                     | 10  |     |      |      |
| t <sub>su</sub> | Setup time                            | Data before LE $\downarrow$ | 10  |     |      | ns   |
|                 |                                       | Data before OERB↓           | 10  |     |      |      |
| t <sub>h</sub>  | Hold time, data after LE $\downarrow$ |                             | 5   |     |      | ns   |
| Тд              | Operating free-air temperature        |                             | 0   |     | 70   | °C   |

#### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

|                  | PARAMETER                 | ER TEST CONDITIONS MIN TYP <sup>†</sup> M |                                                        | MAX                | UNIT |     |  |
|------------------|---------------------------|-------------------------------------------|--------------------------------------------------------|--------------------|------|-----|--|
| VIK              |                           | V <sub>CC</sub> = 4.5 V,                  | lj = – 18 mA                                           |                    | -1.2 | V   |  |
| Vон              | All outputs               | $V_{CC} = 4.5 V$ to 5.5 V,                | $I_{OH} = -0.4 \text{ mA}$                             | V <sub>CC</sub> –2 |      | N/  |  |
|                  | Q                         | $V_{CC} = 4.5 V,$                         | I <sub>OH</sub> = - 2.6 mA                             | 2.4 3.2            |      | V   |  |
| V <sub>OL</sub>  | D                         |                                           | $I_{OL} = 4 \text{ mA}$                                | 0.25               | 0.4  |     |  |
|                  | D $V_{CC} = 4.5 V$        | I <sub>OL</sub> = 8 mA                    | 0.35                                                   | 0.5                | V    |     |  |
|                  | Q V <sub>CC</sub> = 4.5 V | I <sub>OL</sub> = 12 mA                   | 0.25                                                   | 0.4                |      |     |  |
|                  |                           | I <sub>OL</sub> = 24 mA                   | 0.35                                                   | 0.5                |      |     |  |
| IOZH             | Q                         | V <sub>CC</sub> = 5.5 V,                  | V <sub>O</sub> = 2.7 V                                 |                    | 20   | μA  |  |
| I <sub>OZL</sub> | Q                         | V <sub>CC</sub> = 5.5 V,                  | $V_{O} = 0.4 V$                                        |                    | -20  | μA  |  |
| 1.               | D inputs                  | V <sub>CC</sub> = 5.5 V                   | V <sub>I</sub> = 5.5 V                                 |                    | 0.1  | mA  |  |
| 1j               | All others                |                                           | V <sub>I</sub> = 7 V                                   |                    | 0.1  | mA  |  |
|                  | D inputs‡                 |                                           |                                                        |                    | 20   |     |  |
| ЧН               | All others                | $v_{\rm CC} = 5.5 v,$                     | $V_{CC} = 5.5 \text{ V}, \qquad V_{I} = 2.7 \text{ V}$ |                    | 20   | μA  |  |
|                  | D inputs <sup>‡</sup>     | V <sub>CC</sub> = 5.5 V,                  | $\lambda = 0.4 \lambda$                                |                    | -0.1 | m ^ |  |
| ΊL               | All others                |                                           | $V_{I} = 0.4 V$                                        |                    | -0.1 | mA  |  |
| IO§              |                           | V <sub>CC</sub> = 5.5 V,                  | V <sub>O</sub> = 2.25 V                                | -30                | -112 | mA  |  |
|                  |                           |                                           | Outputs high                                           | 30                 | 50   |     |  |
| ICC              |                           | V <sub>CC</sub> = 5.5 V,<br>OERB high     | Outputs low                                            | 50                 | 80   | mA  |  |
|                  |                           |                                           | Outputs disabled                                       | 35                 | 55   |     |  |

<sup>†</sup> All typical values are at  $V_{CC} = 5 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ . <sup>‡</sup> For I/O ports ( $Q_A$  thru  $Q_H$ ), the parameters  $I_{IH}$  and  $I_{IL}$  include the off-state output current. <sup>§</sup> The output conditions have been chosen to produce a current that closely approximates one half of the true short-circuit output current, I<sub>OS</sub>.



# SN74ALS992 9-BIT D-TYPE TRANSPARENT READ-BACK LATCH WITH 3-STATE OUTPUTS SDAS028B - APRIL 1984 - REVISED JANUARY 1995

## switching characteristics (see Figure 1)

| PARAMETER          | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>CC</sub> = 4.5<br>C <sub>L</sub> = 50 pF<br>T <sub>A</sub> = MIN t | V to 5.5 V,<br>;<br>o MAX† | UNIT |
|--------------------|-----------------|----------------|---------------------------------------------------------------------------|----------------------------|------|
|                    |                 |                | MIN                                                                       | MAX                        |      |
| <sup>t</sup> PLH   | D               |                | 3                                                                         | 14                         | -    |
| <sup>t</sup> PHL   |                 | Q              | 4                                                                         | 16                         | ns   |
| <sup>t</sup> PLH   | LE              |                | 6                                                                         | 20                         | 20   |
| <sup>t</sup> PHL   |                 | Q              | 8                                                                         | 25                         | ns   |
| t                  |                 | HL CLR Q<br>D  | 6                                                                         | 20                         | 20   |
| PHL                |                 |                | D                                                                         | 8                          | 26   |
| t <sub>en</sub> ‡  | OERB            | _              | 4                                                                         | 21                         |      |
| t <sub>dis</sub> § |                 | D              | 2                                                                         | 14                         | ns   |
| t <sub>en</sub> ‡  | OEQ             | 0              | 4                                                                         | 18                         | 20   |
| t <sub>dis</sub> § |                 | Q              | 1                                                                         | 14                         | ns   |

<sup>†</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.

 $t_{en} = t_{PZH} \text{ or } t_{PZL}$  $t_{dis} = t_{PHZ} \text{ or } t_{PLZ}$ 



# **SN74ALS992** 9-BIT D-TYPE TRANSPARENT READ-BACK LATCH WITH 3-STATE OUTPUTS SDAS028B – APRIL 1984 – REVISED JANUARY 1995



#### PARAMETER MEASUREMENT INFORMATION

NOTES: A. CL includes probe and jig capacitance.

- B. When measuring propagation delay times of 3-state outputs, switch S1 is open.
- C. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control.
- Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
- D. All input pulses have the following characteristics: PRR  $\leq$  1 MHz, t<sub>f</sub> = t<sub>f</sub> = 2 ns, duty cycle = 50%.

#### Figure 1. Load Circuits and Voltage Waveforms



#### **IMPORTANT NOTICE**

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof.

Copyright © 1998, Texas Instruments Incorporated