## M5M4V16G50DFP -8, -10, -12 16M (2-BANK x 262144-WORD x 32-BIT) Synchronous Graphics RAM #### **PRELIMINARY** Some of contents are described for general products and are subject to change without notice. ## **DESCRIPTION** The M5M4V16G50DFP is a 2-bank x 262,144-word x 32-bit Synchronous GRAM, with LVTTL interface. All inputs and outputs are referenced to the rising edge of CLK. The M5M4V16G50DFP can operate at frequencies of 100+ MHz. The BLOCK WRITE and WRITE-PER-BIT functions provide improved performance in graphic memory systems. ## **FEATURES** - Single 3.3v±0.3v power supply - Clock frequencies of 125 MHz - Fully synchronous operation referenced to clock rising edge - Dual bank operation controlled by A10(Bank Address) - Internal pipelined operation: column address can be changed every clock cycle - Programmable /CAS Latency (LVTTL: 2 and 3) - Programmable Burst Length (1/2/4/8 and Full Page) - Programmable Burst Type (Sequential / Interleave) - Byte control using DQM0 DQM3 signals in both read and write cycles - Persistent Write-Per-Bit (WPB) function - 8 Column Block Write (BW) function - Auto Precharge / All bank precharge controlled by A9 - Auto Refresh and Self Refresh Capability - 2048 refresh cycles /32ms - LVTTL Interface - 100 pin QFP package with 0.65mm lead pitch | | Max.<br>Frequency | CLK Access<br>Time | |-------------------|-------------------|--------------------| | M5M4V16G50DFP - 8 | 125MHz | 7ns | | M5M4V16G50DFP- 10 | 100MHz | 8ns | | M5M4V16G50DFP- 12 | 83MHz | 10ns | ## M5M4V16G50DFP -8, -10, -12 16M (2-BANK x 262144-WORD x 32-BIT) Synchronous Graphics RAM CLK : Master Clock CKE : Clock Enable /CS : Chip Select /RAS : Row Address Strobe /CAS : Column Address Strobe /WE : Write Enable **DSF** : Special Function Enable A0-10 : Address Input A0-9 : Row Address inputs A0-7 : Column Address inputs A10 : Bank Address DQ0-31 : Data I/O DQM0-3 : Output Disable/ Write Mask Vdd : Power Supply VddQ : Power Supply for Output Vss : Ground VssQ : Ground for Output ## M5M4V16G50DFP -8, -10, -12 ## 16M (2-BANK x 262144-WORD x 32-BIT) Synchronous Graphics RAM ### **Type Designation Code** This rule is applied only to Synchronous DRAM family. # M5M4V16G50DFP -8, -10, -12 ## 16M (2-BANK x 262144-WORD x 32-BIT) Synchronous Graphics RAM ## **PIN FUNCTION** | CLK | Input | Master Clock: All other inputs are referenced to the rising edge of CLK. | |------------------------------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CKE | Input | Clock Enable: CKE controls internal clock. When CKE is low, internal clock for the following cycle is stopped. CKE is also used to select auto / self refresh. After self refresh mode is started, CKE becomes asynchronous input. Self refresh is maintained as long as CKE is low. | | /CS | Input | Chip Select: When /CS is high, any command means No Operation. | | /RAS, /CAS, /<br>WE, and DSF | Input | Combination of /RAS, /CAS, /WE, and DSF defines basic commands. | | A0-9 | Input | A0-9 specify the Row / Column Address in conjunction with BA. The Row Address is specified by A0-9. The Column Address is specified by A0-7. A9 is also used to indicate precharge option. When A9 is high at a read / write command, an auto precharge is performed. When A9 is high at a precharge command, both banks are precharged. | | A10 | Input | Bank Address: A10 (BA) specifies the bank to which a command is applied. A10 (BA) must be set with ACT, PRE, READ, WRITE commands. | | DQ0-31 | Input / Output | Data In/Data out are referenced to the rising edge of CLK. These pins are used for input mask pins for Write-Per-Bit and column/byte mask inputs for Block Writes. | | DQM0 -<br>DQM3 | Input | Input/Output Byte Mask: When DQM0-3 are high during a write, data for the current cycle is masked. When DQM0-3 are high during a read, output data is disabled at the next cycle. DQM0 controls byte 0 (DQ7-0), DQM1 controls byte 1 (DQ15-8), DQM2 controls byte 2 (DQ23-16), and DQM3 controls byte 3 (DQ31-24). | | VREF | Input | Reference voltage for all inputs. | | Vdd, Vss | Power Supply | Power Supply for the memory array and peripheral circuitry. | | VddQ, VssQ | Power Supply | VddQ and VssQ are supplied to the Output Buffers only. | ## M5M4V16G50DFP -8, -10, -12 16M (2-BANK x 262144-WORD x 32-BIT) Synchronous Graphics RAM ### **BASIC FUNCTIONS** The M5M4V16G50DFP provides basic functions, bank (row) activate, burst read / write, bank (row) precharge, and auto / self refresh. Each command is defined by control signals of /RAS, /CAS, /WE, and DSF at CLK rising edge. In addition to 3 signals, /CS ,CKE and A9 are used as chip select, refresh option, and precharge option, respectively. For a more detailed definition of commands, please see the command truth table. ### Activate (ACT) [/CS, /RAS, DSF = L, /CAS, /WE = H] ACT command activates a row in an idle bank indicated by A10 (BA) and row address selected by A0 - A9. ### Activate with WPB enable (ACTWPB) [/CS, /RAS = L, /CAS, /WE, DSF = H] This command is the same as Activate except that Write-Per-Bit (WPB) is enabled. The Mask Register's contents are used as the WPB data. #### Read (READ) [/CS, /CAS, DSF = L, /RAS, /WE = H] READ command starts burst read from the active bank indicated by A10 (BA). First output data appears after /CAS latency. When A9 = H at this command, the bank is deactivated after the burst read (auto-precharge, **READA**). ### Write (WRITE) [/CS, /CAS, /WE, DSF = L, /RAS = H] WRITE command starts burst write to the active bank indicated by A10 (BA). Total data length to be written is set by burst length. When A9 = H at this command, the bank is deactivated after the burst write (auto-precharge, **WRITEA**). #### Precharge (PRE) [/CS, /RAS, /WE, DSF = L, /CAS = H] PRE command deactivates the active bank indicated by A10 (BA). This command also terminates burst read /write operation. When A9 = H at this command, both banks are deactivated (precharge all, **PREA**). ## M5M4V16G50DFP -8, -10, -12 16M (2-BANK x 262144-WORD x 32-BIT) Synchronous Graphics RAM ## **BASIC FUNCTIONS (continued)** ### Auto-Refresh (REFA) [/CS, /RAS, /CAS, DSF = L, /WE, CKE = H] REFA command starts auto-refresh cycle. Refresh address including bank address are generated internally. After this command, the banks are precharged automatically. Both banks must be precharged before this command can begin. #### Self-Refresh (REFS) [/CS, /RAS, /CAS, DSF, CKE = L, /WE = H] REFS command starts self-refresh cycle. The self-refresh cycle will continue while CKE remains low. When CKE goes high, self-refresh is exited. Refresh address including bank address are generated internally. After this command, the banks are precharged automatically. Both banks must be precharged before this command can begin. ### Burst Terminate (TERM) [/CS, /WE, DSF = L, /RAS, /CAS = H] TERM command stops the current burst operation. During read cycles, burst data stops after CAS latency is met. ### No Operation (NOP) [/CS, DSF = L, /RAS, /CAS, /WE = H] NOP command does not perform any operation on the SGRAM. ## Mode Register Set (MRS) [/CS, /WE, /RAS, /CAS, DSF = L] MRS command loads the mode register that defines how the device operates. The address pins, A0 - A10, are used as input pins for the mode register data. This command must be issued after power-on to initialize the SGRAM. The mode register can only be set when both banks are idle. During the two cycles following this command, the SGRAM cannot accept any other commands. ### Special Register Set (SRS) [/CS, /WE, /RAS, /CAS = L, DSF = H] SRS command sets the color and mask registers. During the two cycles following this command, the SGRAM cannot accept any other commands. ## Masked Block Write (BW) [/CS, /CAS, /WE = L, /RAS, DSF = H] BW command starts the 8 column Block Write function. Burst Length = 1 is assumed. Write data comes from the color register and column address mask data is applied on the DQs. When A9 = H at this command, the bank is deactivated after the burst write (auto-precharge, **BWA**). # M5M4V16G50DFP -8, -10, -12 16M (2-BANK x 262144-WORD x 32-BIT) Synchronous Graphics RAM ## **COMMAND TRUTH TABLE** | COMMAND | MNEMONIC | CKE | CKE | /CS | /RAS | /CAS | /WE | DSF | A10 | A9 | A0-8 | |---------------------------------------------------------|----------|-----|-----|-------|------|---------|-----|-----|--------|------|------| | | | n-1 | n | , , , | | , 0, 10 | | | | | | | Deselect | DESEL | Н | Х | Н | X | Х | X | Х | Х | Х | Х | | No Operation | NOP | Н | Х | L | Н | Н | Н | L | Х | Х | Х | | Row Address Entry & Bank Activate | ACT | Н | Х | L | L | Н | Н | L | ВА | Row | Add. | | Row Address Entry &<br>Bank Activate | ACTWPB | Н | x | L | L | Н | Н | Н | ВА | Row | Add. | | Single Bank Precharge | PRE | Н | Х | L | L | Н | L | L | ВА | L | Х | | Precharge All Banks | PREA | Н | Х | L | L | Н | L | L | Х | Н | Х | | Column Address Entry<br>& Write | WRITE | Н | x | L | Н | L | L | L | ВА | L | Col. | | Column Address Entry<br>& Write with Auto-<br>Precharge | WRITEA | н | х | L | Н | L | L | L | ВА | н | Col. | | Column Address Entry<br>& Masked Block Write | BW | Н | х | L | Н | L | L | Н | ВА | L | Col. | | Masked Block Write with Auto-Precharge | BWA | Н | х | L | н | L | L | Н | ВА | Н | Col. | | Column Address Entry<br>& Read | READ | Н | Х | L | Н | L | Н | L | ВА | L | Col. | | Column Address Entry<br>& Read with Auto-<br>Precharge | READA | Н | Х | L | Н | L | Н | L | ВА | Н | Col. | | Auto-Refresh | REFA | Н | н | L | L | L | Н | L | Х | Х | X | | Self-Refresh Entry | REFS | Н | L | L | L | L | Н | L | Х | Х | Х | | Calf Dafrack Cuit | DEFOV | L | Н | Н | Х | Х | Х | Х | Х | Х | Х | | Self-Refresh Exit | REFSX | L | Н | L | Н | Н | Н | L | Х | Х | Х | | Burst Terminate | TERM | Н | Х | L | Н | Н | L | L | Х | Х | Х | | Mode Register Set | MRS | Н | Х | L | L | L | L | L | OPCODE | | E | | Special Register Set | SRS | Н | Х | L | L | L | L | Н | | PCOE | ΣE | H=High Level, L=Low Level, BA=Bank Address, Col.=Column Address (A0-A7) Row Add.=Row Address (A0-A9), X=Don't Care, n=CLK cycle number # M5M4V16G50DFP -8, -10, -12 16M (2-BANK x 262144-WORD x 32-BIT) Synchronous Graphics RAM ## **FUNCTION TRUTH TABLE** | Current State | /CS | /RAS | /CAS | /WE | DSF | Address | Command | Action | |---------------|-----|------|------|-----|-----|----------------------|-------------------|----------------------------------------------------| | IDLE | Н | Х | Х | Χ | Х | Х | DESEL | NOP | | | L | Н | Н | Н | L | Х | NOP | NOP | | | L | Н | Н | L | Н | Х | Undefined | ILLEGAL | | | L | Н | Н | L | L | Х | TERM | ILLEGAL*2 | | | L | Н | L | Н | Н | Х | Undefined | ILLEGAL | | | L | Н | L | I | L | BA, CA, A9 | READ / READA | ILLEGAL*2 | | | L | Н | لــ | L | L | BA, CA, A9 | WRITE / WRITEA | ILLEGAL*2 | | | L | Н | L | L | Н | BA, CA, A9 | BW / BWA | ILLEGAL*2 | | | L | L | Н | Н | L | BA, RA | ACT | Bank Active; Latch RA; No Mask | | | L | L | Н | Н | Н | BA, RA | ACTWPB | Bank Active; Latch RA; Use Mask | | | L | L | Н | L | Н | Х | Undefined | ILLEGAL | | | L | L | Н | L | L | BA, A9 | PRE / PREA | NOP*4 | | | L | L | L | Н | Н | Х | Undefined | ILLEGAL | | | L | L | L | Н | L | Х | REFA | Auto-Refresh*5 | | | L | L | L | L | Н | Op-Code,<br>Mode-Add | SRS | Special Register Set*5 | | | L | L | L | L | L | Op-Code,<br>Mode-Add | MRS | Mode Register Set*5 | | ROW ACTIVE | Н | Х | Х | Х | Х | Х | DESEL | NOP | | | L | Н | Н | Н | L | Х | NOP | NOP | | | L | Н | Н | L | L | ВА | TERM | NOP | | | L | Н | L | Н | L | BA, CA, A9 | READ / READA | Begin Read; Latch CA;<br>Determine Auto-Precharge | | | L | Н | L | L | L | BA, CA, A9 | WRITE /<br>WRITEA | Begin Write; Latch CA;<br>Determine Auto-Precharge | | | L | Н | L | L | Н | BA, CA, A9 | BW / BWA | Block Write; Latch CA;<br>Determine Auto-Precharge | | | L | L | Н | Н | L | BA, RA | ACT | Bank Active / ILLEGAL*2 | | | L | L | Н | Н | Н | BA, RA | ACTWPB | Bank Active / ILLEGAL*2 | | | L | L | Н | L | L | BA, A9 | PRE / PREA | Precharge / Precharge All | | | L | L | L | Н | L | Х | REFA | ILLEGAL | | | L | L | L | L | Н | Op-Code,<br>Mode-Add | SRS | Special RegisteSet *5 | | | L | L | L | L | L | Op-Code,<br>Mode-Add | MRS | ILLEGAL | # M5M4V16G50DFP -8, -10, -12 16M (2-BANK x 262144-WORD x 32-BIT) Synchronous Graphics RAM ## **FUNCTION TRUTH TABLE**(continued) | Current State | /CS | /RAS | /CAS | /WE | DSF | Address | Command | Action | |---------------|-----|------|------|-----|-----|---------------------------|-------------------|-----------------------------------------------------------------------------| | READ | Н | Х | Х | Χ | Х | Х | DESEL | NOP (Continue Burst to END) | | | L | Н | Н | Н | L | Х | NOP | NOP (Continue Burst to END) | | | L | Н | Н | L | L | BA | TERM | Terminate Burst | | | L | Н | L | I | L | BA, CA, A9 | | Terminate Burst, Latch CA,<br>Begin New Read, Determine<br>Auto-Precharge*3 | | | L | Н | L | L | L | BA, CA, A9 WRITE / WRITEA | | Terminate Burst, Latch CA,<br>Begin Write, Determine Auto-<br>Precharge*3 | | | L | Н | L | L | Н | BA, CA, A9 | BW / BWA | Terminate Burst, Latch CA,<br>Block Write, Determine Auto-<br>Precharge*3 | | | L | L | Н | Η | L | BA, RA | ACT | Bank Active / ILLEGAL*2 | | | L | L | Н | I | L | BA, RA | ACTWPB | Bank Active / ILLEGAL*2 | | | L | L | Н | L | L | BA, A9 | PRE / PREA | Terminate Burst, Precharge | | | L | L | L | Н | L | Х | REFA | ILLEGAL | | | L | L | L | L | Н | Op-Code,<br>Mode-Add | SRS | ILLEGAL | | | L | L | L | L | L | Op-Code,<br>Mode-Add | MRS | ILLEGAL | | WRITE | Н | Х | Х | Х | Х | Х | DESEL | NOP (Continue Burst to END) | | | L | Н | Н | Н | L | Х | NOP | NOP (Continue Burst to END) | | | L | Н | Η | L | L | ВА | TERM | Terminate Burst | | | L | H | L | Η | L | BA, CA, A9 | READ / READA | Terminate Burst, Latch CA,<br>Begin Read, Determine Auto-<br>Precharge*3 | | | L | Н | L | L | L | BA, CA, A89 | WRITE /<br>WRITEA | Terminate Burst, Latch CA,<br>Begin Write, Determine Auto-<br>Precharge*3 | | | L | Н | L | L | L | BA, CA, A9 | BW / BWA | Terminate Burst, Latch CA,<br>Block Write, Determine Auto-<br>Precharge*3 | | | L | L | Н | Н | L | BA, RA | ACTWPB | Bank Active / ILLEGAL*2 | | | L | L | Η | Ι | L | BA, RA | ACT | Bank Active / ILLEGAL*2 | | | L | L | Н | L | L | BA, A9 | PRE / PREA | Terminate Burst, Precharge | | | L | L | L | Н | L | Х | REFA | ILLEGAL | | | L | L | L | L | Н | Op-Code,<br>Mode-Add | SRS | ILLEGAL | | | L | L | L | L | L | Op-Code,<br>Mode-Add | MRS | ILLEGAL | # M5M4V16G50DFP -8, -10, -12 16M (2-BANK x 262144-WORD x 32-BIT) Synchronous Graphics RAM ## **FUNCTION TRUTH TABLE (continued)** | Current State | /CS | /RAS | /CAS | /WE | DSF | Address | Command | Action | |-------------------|-----|------|------|-----|-----|----------------------|-------------------|-----------------------------| | READ with | Н | Х | Х | Х | Х | Х | DESEL | NOP (Continue Burst to END) | | AUTO | L | Н | Н | Н | L | Χ | NOP | NOP (Continue Burst to END) | | PRECHARGE | L | Ι | Н | L | Ш | BA | TERM | ILLEGAL | | | Г | Ι | L | I | L | BA, CA, A9 | READ / READA | ILLEGAL | | | L | Н | L | L | L | BA, CA, A9 | WRITE /<br>WRITEA | ILLEGAL | | | L | Н | L | L | Ι | BA, CA, A9 | BW / BWA | ILLEGAL | | | L | L | Н | Н | L | BA, RA | ACT | Bank Active / ILLEGAL*2 | | | L | L | Н | Н | Η | BA, RA | ACTWPB | Bank Active / ILLEGAL*2 | | | L | ┙ | Η | L | Ш | BA, A9 | PRE / PREA | ILLEGAL*2 | | | L | L | L | Н | L | Χ | REFA | ILLEGAL | | | L | ١ | L | | Ι | Op-Code,<br>Mode-Add | SRS | ILLEGAL | | | L | L | L | L | L | Op-Code,<br>Mode-Add | MRS | ILLEGAL | | WRITE with | Н | Х | Х | Х | Х | Х | DESEL | NOP (Continue Burst to END) | | AUTO<br>PRECHARGE | L | Н | Н | Н | L | Х | NOP | NOP (Continue Burst to END) | | T REOFFICE | L | Н | Н | L | L | BA | TERM | ILLEGAL | | | L | Н | L | Н | L | BA, CA, A9 | READ / READA | ILLEGAL | | | L | Ι | L | L | L | BA, CA, A9 | WRITE /<br>WRITEA | ILLEGAL | | | Г | Ι | L | L | Н | BA, CA, A9 | BW / BWA | ILLEGAL | | | L | L | Н | Н | L | BA, RA | ACT | Bank Active / ILLEGAL*2 | | | L | L | Н | Н | Н | BA, RA | ACTWPB | Bank Active / ILLEGAL*2 | | | L | L | Н | L | L | BA, A9 | PRE / PREA | ILLEGAL*2 | | | L | L | L | Н | L | Х | REFA | ILLEGAL | | | L | L | L | L | Н | Op-Code,<br>Mode-Add | SRS | ILLEGAL | | | L | L | L | L | L | Op-Code,<br>Mode-Add | MRS | ILLEGAL | # M5M4V16G50DFP -8, -10, -12 16M (2-BANK x 262144-WORD x 32-BIT) Synchronous Graphics RAM ## **FUNCTION TRUTH TABLE (continued)** | Current State | /CS | /RAS | /CAS | /WE | DSF | Address | Command | Action | | |---------------|-----|------|------|-----|-----|----------------------|----------------|-----------------------------|--| | PRE - | Ι | Х | Х | Χ | Х | Χ | DESEL | NOP (Idle after tRP) | | | CHARGING | L | Н | Ι | Ι | L | Χ | NOP | NOP (Idle after tRP) | | | | L | Н | Н | L | L | BA | TERM | ILLEGAL*2 | | | | L | Н | L | Η | L | BA, CA, A9 | READ / READA | ILLEGAL*2 | | | | L | Н | ┙ | ┙ | ┙ | BA, CA, A9 | WRITE / WRITEA | ILLEGAL*2 | | | | L | Н | L | L | Н | BA, CA, A9 | BW / BWA | ILLEGAL*2 | | | | L | L | Н | Н | L | BA, RA | ACT | ILLEGAL*2 | | | | L | L | Н | Н | L | BA, RA | ACTWPB | ILLEGAL*2 | | | | L | L | Η | L | L | BA, A9 | PRE / PREA | NOP*4 (Idle after tRP) | | | | L | L | L | Н | L | Х | REFA | ILLEGAL | | | | L | L | L | L | Η | Op-Code,<br>Mode-Add | SRS | ILLEGAL | | | | L | L | L | L | L | Op-Code,<br>Mode-Add | MRS | ILLEGAL | | | ROW | I | Х | Х | Х | Х | Х | DESEL | NOP (Row Active after tRCD) | | | ACTIVATING | L | Н | Н | Н | L | Х | NOP | NOP (Row Active after tRCD) | | | | L | Н | Η | L | L | ВА | TERM | ILLEGAL*2 | | | | П | Τ | П | Ι | L | BA, CA, A9 | READ / READA | ILLEGAL*2 | | | | L | Η | L | L | L | BA, CA, A9 | WRITE / WRITEA | ILLEGAL*2 | | | | L | Н | L | L | Н | BA, CA, A9 | BW / BWA | ILLEGAL*2 | | | | L | L | Н | Н | L | BA, RA | ACT | ILLEGAL*2 | | | • | L | L | Н | Н | Н | BA, RA | ACTWPB | ILLEGAL*2 | | | - | L | L | Н | L | L | BA, A9 | PRE / PREA | ILLEGAL*2 | | | | L | L | L | Н | L | X | REFA | ILLEGAL | | | | L | L | L | L | Н | Op-Code,<br>Mode-Add | SRS | ILLEGAL | | | | L | L | L | L | L | Op-Code,<br>Mode-Add | MRS | ILLEGAL | | # M5M4V16G50DFP -8, -10, -12 16M (2-BANK x 262144-WORD x 32-BIT) Synchronous Graphics RAM ## **FUNCTION TRUTH TABLE (continued)** | Current State | /CS | /RAS | /CAS | /WE | DSF | Address | Command | Action | |---------------|-----|------|------|-----|-----|----------------------|----------------|----------------------| | WRITE RE- | н | x | Х | Х | Χ | х | DESEL | NOP | | COVERING | L | Н | Н | Н | L | Х | NOP | NOP | | | L | Н | Н | L | L | BA | TERM | ILLEGAL*2 | | | L | Н | L | H | L | BA, CA, A9 | READ / READA | ILLEGAL*2 | | | L | Н | L | L | L | BA, CA, A9 | WRITE / WRITEA | ILLEGAL*2 | | | L | Н | L | L | Н | BA, CA, A9 | BW / BWA | ILLEGAL*2 | | | L | L | Н | Η | L | BA, RA | ACT | ILLEGAL*2 | | | L | L | Н | Η | Н | BA, RA | ACTWPB | ILLEGAL*2 | | | L | L | Н | L | L | BA, A9 | PRE / PREA | ILLEGAL*2 | | | L | L | L | Н | L | X | REFA | ILLEGAL | | | L | L | L | ٦ | Н | Op-Code,<br>Mode-Add | SRS | ILLEGAL | | | L | L | L | L | L | Op-Code,<br>Mode-Add | MRS | ILLEGAL | | RE- | Н | Х | Χ | Χ | Χ | Х | DESEL | NOP (Idle after tRC) | | FRESHING | L | Н | Н | Н | L | Х | NOP | NOP (Idle after tRC) | | | L | Н | Н | L | L | ВА | TERM | ILLEGAL | | | L | Н | L | Н | L | BA, CA, A9 | READ / READA | ILLEGAL | | | L | Н | L | L | L | BA, CA, A9 | WRITE / WRITEA | ILLEGAL | | | L | Н | L | L | Н | BA, CA, A9 | BW / BWA | ILLEGAL | | | L | L | Н | Н | L | BA, RA | ACT | ILLEGAL | | | L | L | Н | Н | L | BA, RA | ACT | ILLEGAL | | | L | L | Н | L | L | BA, A9 | PRE / PREA | ILLEGAL | | | L | L | L | Η | L | Х | REFA | ILLEGAL | | | L | L | L | L | Н | Op-Code,<br>Mode-Add | SRS | ILLEGAL | | | L | L | L | L | L | Op-Code,<br>Mode-Add | MRS | ILLEGAL | ## M5M4V16G50DFP -8, -10, -12 ### 16M (2-BANK x 262144-WORD x 32-BIT) Synchronous Graphics RAM ## **FUNCTION TRUTH TABLE** (continued) | Current State | /CS | /RAS | /CAS | /WE | DSF | Address | Command | Action | |---------------|-----|------|------|-----|-----|----------------------|----------------|-----------------------| | MODE | Н | Х | Х | Х | Х | Х | DESEL | NOP (Idle after tRSC) | | REGISTER | L | Н | Ι | Н | L | Х | NOP | NOP (Idle after tRSC) | | SETTING | ┙ | Ι | Ι | L | L | BA | TERM | ILLEGAL | | | L | Н | L | Η | L | BA, CA, A9 | READ / READA | ILLEGAL | | | L | Н | L | L | L | BA, CA, A9 | WRITE / WRITEA | ILLEGAL | | | L | Η | L | L | Н | BA, CA, A9 | BW / BWA | ILLEGAL | | | L | L | Н | Н | L | BA, RA | ACT | ILLEGAL | | | L | L | Н | Н | Н | BA, RA | ACTWPB | ILLEGAL | | | L | L | Н | L | L | BA, A9 | PRE / PREA | ILLEGAL | | | L | L | L | Н | L | Χ | REFA | ILLEGAL | | | L | L | L | L | I | Op-Code,<br>Mode-Add | SRS | ILLEGAL | | | L | L | L | L | L | Op-Code,<br>Mode-Add | MRS | ILLEGAL | #### ABBREVIATIONS: H=High Level, L=Low Level, X=Don't Care BA=Bank Address, RA=Row Address, CA=Column Address, NOP=No Operation #### NOTES: - 1. All entries assume that CKE was High during the preceding clock cycle and the current clock cycle. - 2. ILLEGAL to bank in specified state; function may be legal in the bank indicated by BA, depending on the state of that bank - 3. Must satisfy bus contention, bus turn around, write recovery requirements. - 4. NOP to bank precharging or in idle state. May precharge bank indicated by BA. - 5. ILLEGAL if any bank is not idle. ILLEGAL = Device operation and/or data-integrity are not guaranteed. # M5M4V16G50DFP -8, -10, -12 16M (2-BANK x 262144-WORD x 32-BIT) Synchronous Graphics RAM ## **FUNCTION TRUTH TABLE for CKE** | Current State | CKE<br>n-1 | CKE<br>n | /CS | /RAS | /CAS | /WE | DSF | Add | Action | |-------------------------|------------|----------|-----|------|------|-----|-----|-----|------------------------------------| | SELF- | Н | Х | Х | Х | Х | Χ | Χ | Χ | INVALID | | REFRESH*1 | L | Ι | Ι | Χ | Х | Χ | Χ | Χ | Exit Self-Refresh (Idle after tRC) | | | L | Ι | L | Ι | Ι | Ι | Χ | Χ | Exit Self-Refresh (Idle after tRC) | | | L | Ι | L | Η | Η | L | Х | Χ | ILLEGAL | | | L | Н | L | Н | L | Χ | Χ | Χ | ILLEGAL | | | L | Н | L | L | Х | Χ | Χ | Χ | ILLEGAL | | | L | اــ | Х | Х | Х | Χ | Χ | Χ | NOP (Maintain Self-Refresh) | | POWER | Н | Х | Х | Χ | Х | Χ | Χ | Χ | INVALID | | DOWN | L | Η | Х | Х | Х | Χ | Χ | Χ | Exit Power Down to Idle | | | L | ┙ | Х | Χ | Χ | Χ | Х | Χ | NOP (Maintain Self-Refresh) | | ALL BANKS | Н | Н | Х | Χ | Х | Χ | Χ | Х | Refer to Function Truth Table | | IDLE*2 | Н | L | L | L | L | Н | L | Χ | Enter Self-Refresh | | | Н | L | Η | Х | Х | Χ | Χ | Χ | Enter Power Down | | | Н | L | L | Ι | Ι | Ι | Χ | Χ | Enter Power Down | | | Н | L | ┙ | Η | Η | L | Х | Χ | ILLEGAL | | | Н | L | L | Ι | L | Χ | Χ | Χ | ILLEGAL | | | Н | L | L | L | Х | Х | Х | Х | ILLEGAL | | | L | Х | Х | Х | Х | Х | Х | Х | Refer to Current State =Power Down | | ANY STATE | Н | Н | Х | Х | Х | Х | Х | Х | Refer to Function Truth Table | | other than listed above | Н | L | Х | Х | Х | Χ | Х | Χ | Begin CLK Suspend at Next Cycle*3 | | listed above | L | Ι | Х | Х | Х | Χ | Х | Χ | Exit CLK Suspend at Next Cycle*3 | | | L | L | Х | Х | Х | Χ | Х | Χ | Maintain CLK Suspend | #### ABBREVIATIONS: H=High Level, L=Low Level, X=Don't Care #### NOTES: - 1. CKE Low to High transition will re-enable CLK and other inputs asynchronously . A minimum setup time must be satisfied before any command other than EXIT. - 2. Power-Down and Self-Refresh can be entered only from the All Banks Idle State. - 3. Must be legal command. ## M5M4V16G50DFP -8, -10, -12 16M (2-BANK x 262144-WORD x 32-BIT) Synchronous Graphics RAM ### **POWER ON SEQUENCE** Before starting normal operation, the following power on sequence is necessary to prevent a SGRAM from damaged or malfunctioning. - 1. Apply power and start clock. Attempt to maintain CKE high, DQM0-3 high and NOP condition at the inputs. - 2. Maintain stable power, stable clock, and NOP input conditions for a minimum of 500µs. - 3. Issue precharge commands for all banks. (PRE or PREA) - 4. After all banks become idle state (after tRP), issue 8 or more auto-refresh commands. - 5. Issue a mode register set command to initialize the mode register. After these sequence, the SGRAM is idle state and ready for normal operation. ### **MODE REGISTER** Burst Length, Burst Type and /CAS Latency can be programmed by setting the mode register (MRS). The mode register stores these data until the next MRS command, which may be issued when both banks are in idle state. After tRSC from a MRS command, the SGRAM is ready for new command. # M5M4V16G50DFP -8, -10, -12 16M (2-BANK x 262144-WORD x 32-BIT) Synchronous Graphics RAM ### **SPECIAL REGISTER** The Mask Register and Color Register can be loaded by setting the special register (SRS). If CR and MR are both high, data in the Mask and Color Registers will be unknown. After tRSC from a SRS command, the SGRAM is ready for new command. ## M5M4V16G50DFP -8, -10, -12 ## 16M (2-BANK x 262144-WORD x 32-BIT) Synchronous Graphics RAM #### NOTE: FULL PAGE BURST is an extension of the above tables of Sequential Addressing with the length being 256. ## M5M4V16G50DFP -8, -10, -12 16M (2-BANK x 262144-WORD x 32-BIT) Synchronous Graphics RAM ### **OPERATIONAL DESCRIPTION** #### **BANK ACTIVATE** The SGRAM has two independent banks. Each bank is activated by the ACT command with the bank address (A10/BA). A row is indicated by the row address A9-0. The minimum activation interval between one bank and the other bank is tRRD. #### **PRECHARGE** The PRE command deactivates the bank indicated by A10/BA. When both banks are active, the precharge all command (PREA, PRE + A9=H) is available to deactivate them at the same time. After tRP from the precharge, an ACT command can be issued. #### **READ** After tRCD from the bank activation, a READ command can be issued. 1st output data is available after the /CAS Latency from the READ, followed by (BL -1) consecutive data when the Burst Length is BL. The start address is specified by A7-0, and the address sequence of burst data is defined by the Burst Type. A READ command may be applied to any active bank, so the row precharge time (tRP) can be hidden behind continuous output data (in case of BL=4) by interleaving the dual banks. When A9 is high at a READ command, the auto-precharge (READA) is performed. Any command (READ, WRITE, PRE, ACT) to the same bank is inhibited until the internal precharge is complete. The internal precharge start timing depends on /CAS Latency. The next ACT command can be issued after tRP from the internal precharge timing. # M5M4V16G50DFP -8, -10, -12 16M (2-BANK x 262144-WORD x 32-BIT) Synchronous Graphics RAM ## M5M4V16G50DFP -8, -10, -12 16M (2-BANK x 262144-WORD x 32-BIT) Synchronous Graphics RAM #### **WRITE** After tRCD from the bank activation, a WRITE command can be issued. 1st input data is set in the same cycle as the WRITE. The following (BL -1) data is written into the RAM, when the Burst Length is BL. The start address is specified by A7-0, and the address sequence of burst data is defined by the Burst Type. A WRITE command may be applied to any active bank, so the row precharge time (tRP) can be hidden behind continuous output data (in case of BL=4) by interleaving the dual banks. When A9 is high at a WRITE command, the auto-precharge (WRITEA) is performed. Any command (READ, WRITE, PRE, ACT) to the same bank is inhibited until the internal precharge is complete. The internal precharge begins at tWR after the last input datacycle. The next ACT command can be issued after tRP from the internal precharge timing. ## M5M4V16G50DFP -8, -10, -12 16M (2-BANK x 262144-WORD x 32-BIT) Synchronous Graphics RAM ### **BURST INTERRUPTION** ## [ Read Interrupted by Read ] Burst read operation can be interrupted by new read of the same or the other bank. M5M4V16G50DFP allows random column access. READ to READ interval is minimum 1 CLK. ### [ Read Interrupted by Write ] Burst read operation can be interrupted by write of the same or the other bank. Random column access is allowed. In this case, the DQ should be controlled adequately by using the DQM0 - 3 to prevent bus contention. The output is disabled automatically 2 cycles after WRITE assertion. # M5M4V16G50DFP -8, -10, -12 16M (2-BANK x 262144-WORD x 32-BIT) Synchronous Graphics RAM ### [ Read Interrupted by Precharge ] Burst read operation can be interrupted by precharge of the same bank. READ to PRE interval is minimum 1 CLK. A PRE command disables the data output depending on the /CAS Latency. The figure below shows examples of when the dataout is terminated. ## M5M4V16G50DFP -8, -10, -12 16M (2-BANK x 262144-WORD x 32-BIT) Synchronous Graphics RAM ### [ Read Interrupted by Burst Terminate ] Similarly to the precharge, burst terminate command can interrupt burst read operation and disable the data output. READ to TERM interval is minimum 1 CLK. The figure below shows examples when the dataout is terminated. ## M5M4V16G50DFP -8, -10, -12 16M (2-BANK x 262144-WORD x 32-BIT) Synchronous Graphics RAM ### [ Write Interrupted by Write ] Burst write operation can be interrupted by new write of the same or the other bank. Random column access is allowed. WRITE to WRITE interval is minimum 1 CLK. ### [ Write Interrupted by Read ] Burst write operation can be interrupted by read of the same or the other bank. Random column access is allowed. WRITE to READ interval is minimum 1 CLK. The input data on DQ at the interrupting READ cycle is "don't care". ## M5M4V16G50DFP -8, -10, -12 16M (2-BANK x 262144-WORD x 32-BIT) Synchronous Graphics RAM ## [ Write Interrupted by Precharge ] Burst write operation can be interrupted by precharge of the same bank. Random column access is allowed. ## [ Write Interrupted by Burst Terminate ] Burst terminate command can terminate burst write operation. In this case, the write recovery time is not required and the bank remains active. The figure below shows the case that 3 words of data are written. Random column access is allowed. WRITE to TERM interval is minimum 1 CLK. ## M5M4V16G50DFP -8, -10, -12 16M (2-BANK x 262144-WORD x 32-BIT) Synchronous Graphics RAM #### **AUTO REFRESH** Single cycle of auto-refresh is initiated with REFA (/CS=/RAS=/CAS=DSF=L, /WE=/CKE=H) command. The refresh address is generated internally. 2048 REFA cycles within 32ms refresh 16Mbit memory cells. The auto-refresh is performed on each bank alternately (ping-pong refresh). Before performing an auto-refresh, both banks must be in the idle state. Additional commands must not be supplied to the device before tRC from the REFA command. # M5M4V16G50DFP -8, -10, -12 16M (2-BANK x 262144-WORD x 32-BIT) Synchronous Graphics RAM #### **SELF REFRESH** Self-refresh mode is entered by issuing a REFS command (/CS=/RAS=/CAS= DSF= L, /WE= H, CKE= L). Once the self-refresh is initiated, it is maintained as long as CKE is kept low. During the self-refresh mode, CKE is asynchronous and the only enabled input (but asynchronous), all other inputs including CLK are disabled and ignored, and power consumption due to synchronous inputs is saved. To exit the self-refresh, supplying stable CLK inputs, asserting DESEL or NOP command and then asserting CKE (REFSX). After tRC from REFSX both banks are in the idle state and a new command can be issued after tRC, but DESEL or NOP commands must be asserted until then. # M5M4V16G50DFP -8, -10, -12 16M (2-BANK x 262144-WORD x 32-BIT) Synchronous Graphics RAM #### **CLK SUSPEND** CKE controls the internal CLK at the following cycle. Figure below shows how CKE works. By negating CKE, the next internal CLK is suspended. The purpose of CLK suspend is power down, output suspend or input suspend. CKE is a synchronous input except during the self-refresh mode. CLK suspend can be performed either when the banks are active or idle, but a command at the following cycle is ignored. ## M5M4V16G50DFP -8, -10, -12 ## 16M (2-BANK x 262144-WORD x 32-BIT) Synchronous Graphics RAM #### **DQM0 - 3 CONTROL** DQM0 - 3 is a dual function signal defined as the data mask for writes and the output disable for reads. During writes, DQM0 - 3 masks input data. DQM0 - 3 to write mask latency is 0. During reads, DQM0 - 3 forces output to Hi-Z. DQM0 - 3 to output Hi-Z latency is 2. DQM0 masks DQ0-7, DQM1 masks DQ8-15, DQM2 masks DQ16-23, DQM3 masks DQ24-031. ## M5M4V16G50DFP -8, -10, -12 16M (2-BANK x 262144-WORD x 32-BIT) Synchronous Graphics RAM ## **ABSOLUTE MAXIMUM RATINGS** | Symbol | Parameter | Conditions | Ratings | Unit | |--------|---------------------------|----------------------|------------|------| | Vdd | Supply Voltage | with respect to Vss | -0.5 ~ 4.6 | V | | VddQ | Supply Voltage for Output | with respect to VssQ | -0.5 ~ 4.6 | V | | VI | Input Voltage | with respect to Vss | -0.5 ~ 4.6 | V | | VO | Output Voltage | with respect to VssQ | -0.5 ~ 4.6 | V | | Ю | Output Current | | 50 | mA | | Pd | Power Dissipation | Ta = 25 °C | 1000 | mW | | Topr | Operating Temperature | | 0 ~ 70 | °C | | Tstg | Storage Temperature | | -65 ~ 150 | °C | ## RECOMMENDED OPERATING CONDITIONS (Ta=0 ~ 70°C, unless otherwise noted) | Symbol | Parameter | | Unit | | | |--------|-------------------------------------|------|------|----------|-------| | Symbol | Farameter | Min. | Тур. | Max. | Offic | | Vdd | Supply Voltage | 3.0 | 3.3 | 3.6 | V | | Vss | Supply Voltage | 0 | 0 | 0 | V | | VddQ | Supply Voltage for Output | 3.0 | 3.3 | 3.6 | V | | VssQ | Supply Voltage for Output | 0 | 0 | 0 | V | | VIH*1 | High-Level Input Voltage all inputs | 2.0 | | VddQ+0.3 | V | | VIL*2 | Low-Level Input Voltage all inputs | -0.3 | | 0.8 | V | ### NOTES: - 1. VIH (max) = 5.5V for pulse width less than 10ns. - 2. VIL (min) = -1.0V for pulse width less than 10ns. ## **CAPACITANCE** (Ta=0 ~ 70°C, Vdd = VddQ = $3.3 \pm 0.3v$ , Vss = VssQ = 0v, unless otherwise noted) | Symbol | Parameter | Test Condition | Limits (max.) | Unit | |--------|--------------------------------|------------------|---------------|------| | CI(A) | Input Capacitance, address pin | | 5 | pF | | CI(C) | Input Capacitance, control pin | VI=Vss<br>f=1MHz | 5 | pF | | CI(K) | Input Capacitance, CLK pin | Vi=25mVrms | 5 | pF | | CI/O | Input Capacitance, I/O pin | | 7 | pF | # M5M4V16G50DFP -8, -10, -12 16M (2-BANK x 262144-WORD x 32-BIT) Synchronous Graphics RAM ## **AVERAGE SUPPLY CURRENT from Vdd** (Ta=0 ~ $70^{\circ}$ C, Vdd = VddQ = $3.3 \pm 0.3$ v, Vss = VssQ = 0v, unless otherwise noted) | Complete I | Davasatas | Took Conditions | Limits(max) | | | l locit | | |------------------|--------------------------------|------------------------------------|-------------|-----|-----|---------|--| | Symbol Parameter | | Test Conditions | -8 | -10 | -12 | Unit | | | lcc1s*1 | operating current, single bank | tRC=min, tCLK=min, BL=1, CL=3 | TBD | | | mA | | | lcc1d*1 | operating current, dual bank | tRC=min, tCLK=min, BL=1, CL=3 | | TBC | ) | mA | | | lcc2h | standby current, CKE=H | both banks idle, tCLK=min, CKE=H | | TBD | ) | mA | | | lcc2l | standby current, CKE=L | both banks idle, tCLK=min, CKE=L | | TBC | ) | mA | | | lcc3 | active standby current | both banks active, tCLK=min, CKE=H | | TBD | ) | mA | | | Icc4*1 | burst current | tCLK=min, BL=4, CL=3, 1 bank idle | | TBC | ) | mA | | | lcc5 | auto-refresh current | tRC=min, tCLK=min | | TBD | ) | mA | | | Icc6 | self-refresh current | CKE <0.2v | | TBD | | mA | | | lcc7 | operating current, block write | tCLK=min | | TBD | ) | mA | | #### NOTES: ### AC OPERATING CONDITIONS AND CHARACTERISTICS (Ta=0 ~ $70^{\circ}$ C, Vdd = VddQ = $3.3 \pm 0.3$ v, Vss = VssQ = 0v, unless otherwise noted) | Symbol | Parameter | Test Conditions | Lim | Unit | | | |----------|--------------------------------|------------------------|------|------|-------|--| | Gyrribor | i arametei | rest conditions | Min. | Max. | Offic | | | VOH (DC) | High-Level Output Voltage (DC) | IOH=-2mA | 2.4 | | V | | | VOL (DC) | Low-Level Output Voltage (DC) | IOL= 2mA | | 0.4 | V | | | IOZ | Off-state Output Current | Q floating VO=0 ~ VddQ | -10 | 10 | μA | | | lı | Input Current | VIH = 0 ~ VddQ+0.3V | -10 | 10 | μA | | <sup>1.</sup> Icc (max) is specified at the output open condition. # M5M4V16G50DFP -8, -10, -12 16M (2-BANK x 262144-WORD x 32-BIT) Synchronous Graphics RAM ## **AC TIMING REQUIREMENTS** $(Ta=0 \sim 70^{\circ}C, Vdd = VddQ = 3.3 \pm 0.3v, Vss = VssQ = 0v, unless otherwise noted)$ Input Pulse Levels: 0.8V to 2.0V Input Timing Measurement Level: 1.4V | | | | Limits | | | | | | | |--------|---------------------------------|------|--------|-------|------|-------|------|-------|------| | Symbol | Parameter | | -8 | | -10 | | -12 | | Unit | | | | | Min. | Max. | Min. | Max. | Min. | Max. | | | tCLK | CLK cycle time | CL=2 | 12 | | 15 | | 18 | | ns | | | | CL=3 | 8 | | 10 | | 12 | | ns | | tCH | CLK High pulse width | | 3 | | 3.5 | | 4 | | ns | | tCL | CLK Low pulse width | | 3 | | 3.5 | | 4 | | ns | | tT | Transition time of CLK | | 1 | 10 | 1 | 10 | 1 | 10 | ns | | tIS | Input Setup time (all inpu | uts) | 2.5 | | 2.5 | | 3 | | ns | | tIH | Input Hold time (all input | s) | 1 | | 1 | | 1.5 | | ns | | tRC | Row Cycle time | | 96 | | 100 | | 120 | | ns | | tRCD | Row to Column Delay | | 24 | | 30 | | 36 | | ns | | tRAS | Row Active time | | 70 | 10000 | 70 | 10000 | 84 | 10000 | ns | | tRP | Row Precharge time | | 30 | | 30 | | 36 | | ns | | tWR | Write Recovery time | | 8 | | 10 | | 12 | | ns | | tRRD | Act to Act Delay time | | 30 | | 30 | | 36 | | ns | | tRSC | Mode Register Set<br>Cycle time | | 16 | | 20 | | 24 | | ns | | tPDE | Power Down Exit time | | 8 | | 12 | | 15 | | ns | | tREF | Refresh Interval time | | | 32 | | 32 | | 32 | ms | | tBWC | Block Write Cycle time | | 16 | | 20 | | 24 | | ns | | tBPL | Block Write to Precharge | | 8 | | 10 | | 12 | | ns | Any AC timing is referenced to the input signal crossing through 1.4V. # M5M4V16G50DFP -8, -10, -12 16M (2-BANK x 262144-WORD x 32-BIT) Synchronous Graphics RAM ## **SWITCHING CHARACTERISTICS** (Ta=0 ~ $70^{\circ}$ C, Vdd = VddQ = $3.3 \pm 0.3$ v, Vss = VssQ = 0v, unless otherwise noted) | | Parameter | | | | Lim | its | | | | |--------|--------------------------------------------|------|------|------|------|------|------|------|------| | Symbol | | | -8 | | -10 | | -12 | | Unit | | | | | Min. | Max. | Min. | Max. | Min. | Max. | | | tAC | Access time from CLK | CL=2 | | 9 | | 11 | | 14 | ns | | | | CL=3 | | 7 | | 8 | | 10 | ns | | tOH | Output Hold time from CLK | | 3 | | 3 | | 3 | | ns | | tOLZ | Delay time, output low impedance from CLK | | 0 | | 0 | | 0 | | ns | | tOHZ | Delay time, output high impedance from CLK | | 3 | 7 | 3 | 8 | 3 | 8 | ns | ### **Output Load Condition**