

## ASSP

# Built-in IF Band Voltage Controlled Oscillator Mask ROM Frequency Synthesizer

## MB15C703

### ■ DESCRIPTION

MB15C703 is a Phase Locked Loop (PLL) frequency synthesizer of pulse swallow operation with built-in VCO suitable for Intermediate Frequency band synthesizer of mobile phones.

The VCO can operate option oscillation frequency by an external inductance and capacitor. The PLL reference divide ratio and comparison divider ratio are fixed so that it is not required to set the divider ratios by a controller externally. BCC-20 plastic package miniaturized the device and makes it easier to design.

It operates with a supply voltage of 2.5 V typ. (PLLVDD, VCOVDD) and low power consumption current 2.5mA typ. is realized by pure-CMOS.

### ■ FEATURES

- Pulse swallow function (counter type of MB15C103)
- Setting frequency

| Setting frequency | Reference frequency |
|-------------------|---------------------|
| 129.55 MHz        | 12.8 MHz            |

- Lock detector circuit: Digital lock detector circuit which is "H" level when PLL is locked.
- Low power supply voltage: 2.3 V to 2.7 V
- Low power supply current: 2.5 mA typ. (PLLVDD = VCOVDD = 2.5 V, fvco = 129.55 MHz)

(Continued)

### ■ PACKAGE

20-pad, plastic BCC



LCC-20P-M04

# MB15C703

(Continued)

- Wide operating temperature:  $-20^{\circ}\text{C}$  to  $+85^{\circ}\text{C}$
- High-speed synchronization charge pump ( $I_{OH} = -4.5 \text{ mA}$ ,  $I_{OL} = 4.5 \text{ mA}$  at  $\text{PLLVDD} = 2.5 \text{ V typ.}$ )
- Oscillation frequency can be arranged by the number of the external circuit.

## ■ PIN ASSIGNMENT



(LCC-20P-M04)

## ■ PIN DESCRIPTIONS

| Pin No. | Symbol  | I/O | Descriptions                                                                                                                               |
|---------|---------|-----|--------------------------------------------------------------------------------------------------------------------------------------------|
| 1       | VCOGND  | —   | Ground for the VCO.                                                                                                                        |
| 2       | N.C.    | —   | No connection.                                                                                                                             |
| 3       | VCOCNT  | I   | VCO control voltage input.<br>Connection to PLLDo terminal via LPF.                                                                        |
| 4       | VCOPS   | I   | Power saving control for the VCO. (Open is prohibited.)<br>“H”: Normal mode<br>“L”: Power saving mode                                      |
| 5       | VCOVDD  | —   | Power supply voltage input for VCO.<br>Connect to capacitor between GND.                                                                   |
| 6       | LD      | O   | Lock detector signal output.<br>LD = “H”: Locking mode or power saving mode<br>LD = “L”: Unlocking mode.                                   |
| 7       | N.C.    | —   | No connection.                                                                                                                             |
| 8       | OSCin   | I   | The reference counter input.<br>Connect with a AC coupling capacitor.                                                                      |
| 9       | fout    | O   | Test purpose output. This pin is an open drain output.                                                                                     |
| 10      | PLLVDD  | —   | Power supply voltage input for the PLL.<br>Connect to capacitor between GND.                                                               |
| 11      | N.C.    | —   | No connection.                                                                                                                             |
| 12      | N.C.    | —   | No connection.                                                                                                                             |
| 13      | PLLDo   | O   | PLL charge pump output.<br>Connect to VCOCNT pin via LPF.                                                                                  |
| 14      | PLLGND  | —   | Ground for the PLL.                                                                                                                        |
| 15      | PLLfin  | I   | Prescaler input.<br>Connect with an AC coupling capacitor.                                                                                 |
| 16      | PLLPS   | I   | Power saving control for the PLL. (Open is prohibited.)<br>“H”: Normal mode<br>“L”: Power saving mode                                      |
| 17      | N.C.    | —   | No connection.                                                                                                                             |
| 18      | VCOout  | O   | VCO output.                                                                                                                                |
| 19      | VCOTNKI | I   | VCO tank circuit input.<br>Connect to VCOTNKO pin with inductance-and-resistance.<br>Connect to capacitor between GND.                     |
| 20      | VCOTNKO | O   | VCO tank circuit output.<br>Connect to capacitor VCOTNKI with inductance and resistance.<br>Connect to capacitor between GND. (max.2.0 pF) |

# MB15C703

## ■ BLOCK DIAGRAM



## ■ FUNCTIONAL DESCRIPTIONS

$$fvco = [(P \times N + A)] \times fosc / R$$

| Symbol | Description                                       | Setting value     |
|--------|---------------------------------------------------|-------------------|
| fvco   | Output frequency of voltage controlled oscillator | 129.55 MHz        |
| fosc   | Reference oscillation frequency                   | 12.80 MHz         |
| N      | Divide ratio of the main counter                  | 161               |
| A      | Divide ratio of the swallow counter               | 15                |
| P      | Preset divide ratio of dual modulus the prescaler | 16/17             |
| R      | Divide ratio of the reference counter             | 256 (fr = 50 kHz) |

**■ ABSOLUTE MAXIMUM RATINGS**

| Parameter            | Symbol    | Rating |              | Unit |
|----------------------|-----------|--------|--------------|------|
|                      |           | Min.   | Max.         |      |
| Power supply voltage | $V_{DD}$  | -0.5   | 4.0          | V    |
| Output voltage       | $V_o$     | -0.5   | $V_{CC}+0.5$ | V    |
| Input voltage        | $V_I$     | -0.5   | $V_{CC}+0.5$ | V    |
| Output current       | $I_o$     | 0      | +5.0         | mA   |
| Storage temperature  | $T_{STG}$ | -55    | +125         | °C   |

WARNING: Semiconductor devices can be permanently damaged by application of stress (voltage, current, temperature, etc.) in excess of absolute maximum ratings. Do not exceed these ratings.

**■ RECOMMENDED OPERATING CONDITIONS**

| Parameter             | Symbol   | Value  |      |          | Unit |
|-----------------------|----------|--------|------|----------|------|
|                       |          | Min.   | Typ. | Max.     |      |
| Power supply voltage  | $V_{DD}$ | PLLVDD | 2.3  | 2.5      | 2.7  |
|                       |          | VCOVDD |      |          |      |
| Input voltage         | $V_{IN}$ | GND    | —    | $V_{DD}$ | V    |
| Operating temperature | $T_a$    | -20    | —    | +85      | °C   |

WARNING: The recommended operating conditions are required in order to ensure the normal operation of the semiconductor device. All of the device's electrical characteristics are warranted when the device is operated within these ranges.

Always use semiconductor devices within their recommended operating condition ranges. Operation outside these ranges may adversely affect reliability and could result in device failure.

No warranty is made with respect to uses, operating conditions, or combinations not represented on the data sheet. Users considering application outside the listed conditions are advised to contact their FUJITSU representatives beforehand.

# MB15C703

## ■ ELECTRICAL CHARACTERISTICS

(Recommended operating conditions unless otherwise noted.)

| Parameter                      | Symbol | Condition   | Value                                            |                 |        | Unit |         |
|--------------------------------|--------|-------------|--------------------------------------------------|-----------------|--------|------|---------|
|                                |        |             | Min.                                             | Typ.            | Max.   |      |         |
| Power supply current           | PLLVDD | $I_{PLL}$   | PLLVDD = VCOVDD = 2.5 V<br>PLL-Lock (129.55 MHz) | —               | 2.5    | 4.0  | mA      |
|                                | VCOVDD | $I_{VCO}$   |                                                  |                 |        |      |         |
| Power saving current           | PLLVDD | $I_{PLLPS}$ | PLLPS = "L"                                      | —               | 1      | 10   | $\mu A$ |
|                                | VCOVDD | $I_{VCOPS}$ | VCOPS = "L"                                      | —               | —      | 1    | $\mu A$ |
| Operating frequency            | PLLfin | $f_{in}$    | AC coupling by 1000 pF capacitor                 | 100             | 129.55 | 400  | MHz     |
|                                | OSCCin | $f_{osc}$   | AC coupling by 1000 pF capacitor                 | 3               | 12.8   | 26   | MHz     |
| Input sensitivity              | OSCCin | $V_{osc}$   | AC coupling by 1000 pF capacitor                 | 0.5             | —      | —    | Vp-p    |
| Input current                  | OSCCin | $I_{osc}$   | —                                                | -100            | —      | +100 | $\mu A$ |
| Output voltage                 | PLLDo  | $V_{OH}$    | $I_{OH} = -0.3 \text{ mA}$                       | PLLVDD<br>- 0.8 | —      | —    | V       |
|                                |        | $V_{OL}$    | $I_{OL} = 0.3 \text{ mA}$                        |                 |        | 0.4  |         |
| Output current                 | PLLDo  | $I_{OH}$    | PLLVDD = 2.5 V<br>$V_{OH} = 1.5 \text{ V}$       | —               | -4.5   | —    | mA      |
|                                |        | $I_{OL}$    | PLLVDD = 2.5 V<br>$V_{OL} = 1.0 \text{ V}$       | —               | 4.5    | —    |         |
| High impedance cut off current | PLLDo  | $I_{OFF}$   | $0 \text{ V} \leq PLLV_{DO} \leq PLLVDD$         | —               | —      | 3    | nA      |

## ■ REFERENCE CHARACTERISTICS

(PLLVDD = VCOVDD = 2.5 V, Ta = +25 °C)

| Parameter                           | Symbol            | Condition                                                                               | Value |      |              | Unit   |
|-------------------------------------|-------------------|-----------------------------------------------------------------------------------------|-------|------|--------------|--------|
|                                     |                   |                                                                                         | Min.  | Typ. | Max.         |        |
| VCO variable range* <sup>1</sup>    | $\Delta f$        | $f_{vco1}$ (at VCOCNT = 0.8 V) – $f_{vco2}$ (at VCOCNT = 1.8 V)                         | —     | 8    | —            | MHz    |
| VCO output level* <sup>2</sup>      | V <sub>vco</sub>  | —                                                                                       | —     | -12  | —            | dBm    |
| SYN reference leakage               | L <sub>e1</sub>   | $\Delta \pm f_r$                                                                        | —     | -67  | —            | dBc    |
|                                     | L <sub>e2</sub>   | $\Delta \pm (f_r \times 2)$                                                             | —     | -72  | —            |        |
| SYN output S/N                      | S/N               | $\Delta 1$ kHz                                                                          | —     | -71  | —            | dBc    |
| SYN output C/N (BW = 21 kHz)        | C/N1              | $\Delta \pm 50$ kHz                                                                     | —     | 108  | —            | dBc/Hz |
|                                     | C/N2              | $\Delta \pm 100$ kHz                                                                    | —     | 113  | —            |        |
| Spurious                            | L <sub>s1</sub>   | 2 <sup>nd</sup> Harmonic ( $\Delta f_{vco}$ )                                           | —     | -3   | —            | dBc    |
|                                     | L <sub>s2</sub>   | 3 <sup>rd</sup> Harmonic ( $\Delta (f_{vco} \times 2)$ )                                | —     | -10  | —            |        |
|                                     | L <sub>s3</sub>   | 4 <sup>th</sup> Harmonic ( $\Delta (f_{vco} \times 3)$ )                                | —     | -20  | —            |        |
|                                     | L <sub>s4</sub>   | Other ( $\Delta (f_{vco} \times 4)$ )                                                   | —     | -25  | —            |        |
|                                     | L <sub>s5</sub>   | TRX band ( $\Delta (f_{vco} \times 5)$ )                                                | —     | -30  | —            |        |
|                                     | L <sub>s6</sub>   | TRX band ( $\Delta (f_{vco} \times 6)$ )                                                | —     | -35  | —            |        |
|                                     | L <sub>s7</sub>   | —                                                                                       | —     | -45  | —            |        |
|                                     | L <sub>s8</sub>   | —                                                                                       | —     | -50  | —            |        |
|                                     | L <sub>s9</sub>   | —                                                                                       | —     | -50  | —            |        |
|                                     | L <sub>s10</sub>  | —                                                                                       | —     | -55  | —            |        |
| Lock-up time                        | T <sub>LOCK</sub> | PLLPS "L" to "H"<br>$f_{vco}$ within $\pm 300$ Hz,<br>V <sub>VCOout</sub> = -12 ± 3 dBm | —     | 0.7  | —            | ms     |
| VCO operating control voltage range | $\Delta V_{CNT}$  | —                                                                                       | 0.5   | —    | VCOVDD - 0.2 | V      |
| VCOCNT voltage* <sup>3</sup>        | V <sub>CNT</sub>  | f <sub>o</sub> = 129.5 MHz/PLL Lock                                                     | —     | 1.1  | —            | V      |

\*1: An capacitor connected to VCOTNKO should be max. 2.0 pF.

\*2: Insert resistor with 1 kΩ between VCOout terminal and GND.

\*3: An external components is not included.

[Measurement circuit]



# MB15C703

## ■ PHASE COMPARATOR OUTPUT WAVEFORM



Notes :

- Phase error detection range:  $-2\pi$  to  $+2\pi$
- Spikes on Do pulse during locking state are output to prevent dead zone
- LD output becomes low when phase error is  $t_{wu}$  or more.
- LD output becomes high when phase error is  $t_{wl}$  or less and continues to be so for three cycles or more.
- $t_{wu}$  and  $t_{wl}$  depend on OSCin input frequency.  
 $t_{wu} \geq 8/f_{osc}[s]$  (Ex.)  $f_{osc} = 12.8$  MHz :  $t_{wu} \geq 625.0$  ns  
 $t_{wl} \leq 16/f_{osc}[s]$   $t_{wl} \leq 1250.0$  ns

**■ TYPICAL CHARACTERISTICS****1. fin input sensitivity****2. OSCin input sensitivity**

# MB15C703

## 3. Do output current



**4. Characteristics Wave Form**

- $V_{VCOCNT}$  vs.  $f_{VCOout}$  Characteristics



- Spectrum Wave Form (Reference Leakage)



# MB15C703

- SPECTRUM WAVE FROM (C/N , S/N , Spurious, Lock up time)

C/N  $\Delta$  (50 kHz)



S/N  $\Delta$  (1 kHz)



Spurious



Lock up time (PLLPS mode to Lock,  $f_{vco}$  within  $\pm 300$  Hz)



**■ APPLICATION EXAMPLE**

# MB15C703

## ■ USAGE PRECAUTIONS

To protect against damage by electrostatic discharge, note the following handling precautions:

- Store and transport devices in conductive containers.
- Use properly grounded workstations, tools, and equipment.
- Turn off power before inserting device into or removing device from a socket.
- Protect leads with a conductive sheet when transporting a board-mounted device.

## ■ ORDERING INFORMATION

| Part number | Package                              | Remarks |
|-------------|--------------------------------------|---------|
| MB15C703    | 20-pad, plastic BCC<br>(LCC-20P-M04) |         |

## ■ PAKAGE DIMENSION

20 pin, plastic BCC  
(LCC-20P-M04)



© 1999 FUJITSU LIMITED C20055S-1C-1

Dimensions in mm (inches)

## FUJITSU LIMITED

*For further information please contact:*

### **Japan**

FUJITSU LIMITED  
Corporate Global Business Support Division  
Electronic Devices  
KAWASAKI PLANT, 4-1-1, Kamikodanaka,  
Nakahara-ku, Kawasaki-shi,  
Kanagawa 211-8588, Japan  
Tel: +81-44-754-3763  
Fax: +81-44-754-3329  
<http://www.fujitsu.co.jp/>

### **North and South America**

FUJITSU MICROELECTRONICS, INC.  
3545 North First Street,  
San Jose, CA 95134-1804, U.S.A.  
Tel: +1-408-922-9000  
Fax: +1-408-922-9179  
Customer Response Center  
*Mon. - Fri.: 7 am - 5 pm (PST)*  
Tel: +1-800-866-8608  
Fax: +1-408-922-9179  
<http://www.fujitumicro.com/>

### **Europe**

FUJITSU MICROELECTRONICS EUROPE GmbH  
Am Siebenstein 6-10,  
D-63303 Dreieich-Buchschlag,  
Germany  
Tel: +49-6103-690-0  
Fax: +49-6103-690-122  
<http://www.fujitsu-fme.com/>

### **Asia Pacific**

FUJITSU MICROELECTRONICS ASIA PTE. LTD.  
#05-08, 151 Lorong Chuan,  
New Tech Park,  
Singapore 556741  
Tel: +65-281-0770  
Fax: +65-281-0220  
<http://www.fmap.com.sg/>

### **Korea**

FUJITSU MICROELECTRONICS KOREA LTD.  
1702 KOSMO TOWER, 1002 Daechi-Dong,  
Kangnam-Gu, Seoul 135-280  
Korea  
Tel: +82-2-3484-7100  
Fax: +82-2-3484-7111

All Rights Reserved.

The contents of this document are subject to change without notice.  
Customers are advised to consult with FUJITSU sales  
representatives before ordering.

The information and circuit diagrams in this document are  
presented as examples of semiconductor device applications, and  
are not intended to be incorporated in devices for actual use. Also,  
FUJITSU is unable to assume responsibility for infringement of  
any patent rights or other rights of third parties arising from the use  
of this information or circuit diagrams.

The contents of this document may not be reproduced or copied  
without the permission of FUJITSU LIMITED.

FUJITSU semiconductor devices are intended for use in standard  
applications (computers, office automation and other office  
equipments, industrial, communications, and measurement  
equipments, personal or household devices, etc.).

#### **CAUTION:**

Customers considering the use of our products in special  
applications where failure or abnormal operation may directly  
affect human lives or cause physical injury or property damage, or  
where extremely high levels of reliability are demanded (such as  
aerospace systems, atomic energy controls, sea floor repeaters,  
vehicle operating controls, medical devices for life support, etc.)  
are requested to consult with FUJITSU sales representatives before  
such use. The company will not be responsible for damages arising  
from such use without prior approval.

Any semiconductor devices have inherently a certain rate of failure.  
You must protect against injury, damage or loss from such failures  
by incorporating safety design measures into your facility and  
equipment such as redundancy, fire protection, and prevention of  
over-current levels and other abnormal operating conditions.

If any products described in this document represent goods or  
technologies subject to certain restrictions on export under the  
Foreign Exchange and Foreign Trade Control Law of Japan, the  
prior authorization by Japanese government should be required for  
export of those products from Japan.