# 3.3V ECL ÷2 Divider

### Description

The MC100LVEL32 is an integrated  $\div$ 2 divider. The LVEL32 is functionally identical to the EL32, but operates from a 3.3 V supply.

The reset pin is asynchronous and is asserted on the rising edge. Upon power-up, the internal flip-flop will attain a random state; the reset allows for the synchronization of multiple LVEL32's in a system.

The V<sub>BB</sub> pin, an internally generated voltage supply, is available to this device only. For single-ended input conditions, the unused differential input is connected to V<sub>BB</sub> as a switching reference voltage. V<sub>BB</sub> may also rebias AC coupled inputs. When used, decouple V<sub>BB</sub> and V<sub>CC</sub> via a 0.01  $\mu$ F capacitor and limit current sourcing or sinking to 0.5 mA. When not used, V<sub>BB</sub> should be left open.

### Features

- 510 ps Propagation Delay
- 2.6 GHz Typical Maximum Frequency
- ESD Protection: Human Body Model; >4 kV, Machine Model; >200 V
- The 100 Series Contains Temperature Compensation
- PECL Mode Operating Range: V<sub>CC</sub> = 3.0 V to 3.8 V with V<sub>EE</sub> = 0 V
- NECL Mode Operating Range: V<sub>CC</sub> = 0 V with V<sub>EE</sub> = -3.0 V to -3.8 V
- Internal Input Pulldown Resistors
- Meets or Exceeds JEDEC Spec EIA/JESD78 IC Latchup Test
- Moisture Sensitivity Level 1 For Additional Information, see Application Note AND8003/D
- Flammability Rating: UL 94 V-0 @ 0.125 in, Oxygen Index: 28 to 34
- Transistor Count = 111 devices
- Pb-Free Packages are Available



### **ON Semiconductor®**

http://onsemi.com



<sup>\*</sup>For additional marking information, refer to Application Note AND8002/D.

### **ORDERING INFORMATION**

See detailed ordering and shipping information in the package dimensions section on page 5 of this data sheet.





### **Table 1. PIN DESCRIPTION**

| Pin             | Function                                                                                                                                |
|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------|
| CLK*, CLK**     | ECL Differential Clock Inputs                                                                                                           |
| Q, <u>Q</u>     | ECL Differential Data ÷2 Outputs                                                                                                        |
| Reset*          | ECL Asynch Reset                                                                                                                        |
| V <sub>BB</sub> | Reference Voltage Output                                                                                                                |
| V <sub>CC</sub> | Positive Supply                                                                                                                         |
| V <sub>EE</sub> | Negative Supply                                                                                                                         |
| EP              | Exposed pad must be connected to a sufficient thermal conduit. Electrically connect to the most negative supply or leave floating open. |

\*Pin will default low when left open, per internal 75 K pull-down to

\*\* Pin will default to  $V_{CC}$  when left open per internal 75 K $\Omega$  pull-down to  $V_{EE}$  and 75 K $\Omega$  pull-up to  $V_{CC}$ .

| Symbol               | Parameter                                          | Condition 1                                    | Condition 2                                                           | Rating            | Unit         |
|----------------------|----------------------------------------------------|------------------------------------------------|-----------------------------------------------------------------------|-------------------|--------------|
| V <sub>CC</sub>      | PECL Mode Power Supply                             | V <sub>EE</sub> = 0 V                          |                                                                       | 8 to 0            | V            |
| $V_{EE}$             | NECL Mode Power Supply                             | V <sub>CC</sub> = 0 V                          |                                                                       | –8 to 0           | V            |
| VI                   | PECL Mode Input Voltage<br>NECL Mode Input Voltage | V <sub>EE</sub> = 0 V<br>V <sub>CC</sub> = 0 V | $\begin{array}{l} V_{I} \leq V_{CC} \\ V_{I} \geq V_{EE} \end{array}$ | 6 to 0<br>-6 to 0 | V<br>V       |
| VI                   | PECL Mode Input Voltage<br>NECL Mode Input Voltage | V <sub>EE</sub> = 0 V<br>V <sub>CC</sub> = 0 V |                                                                       | 6 to 0<br>–6 to 0 | V<br>V       |
| l <sub>out</sub>     | Output Current                                     | Continuous<br>Surge                            |                                                                       | 50<br>100         | mA<br>mA     |
| I <sub>BB</sub>      | V <sub>BB</sub> Sink/Source                        |                                                |                                                                       | ± 0.5             | mA           |
| T <sub>A</sub>       | Operating Temperature Range                        |                                                |                                                                       | -40 to +85        | °C           |
| T <sub>stg</sub>     | Storage Temperature Range                          |                                                |                                                                       | -65 to +150       | °C           |
| $\theta_{JA}$        | Thermal Resistance (Junction-to-Ambient)           | 0 lfpm<br>500 lfpm                             | SOIC-8<br>SOIC-8                                                      | 190<br>130        | °C/W<br>°C/W |
| $\theta_{\text{JC}}$ | Thermal Resistance (Junction-to-Case)              | Standard Board                                 | SOIC-8                                                                | 41 to 44 ± 5%     | °C/W         |
| $\theta_{JA}$        | Thermal Resistance (Junction-to-Ambient)           | 0 lfpm<br>500 lfpm                             | TSSOP-8<br>TSSOP-8                                                    | 185<br>140        | °C/W<br>°C/W |
| $\theta^{JC}$        | Thermal Resistance (Junction-to-Case)              | Standard Board                                 | TSSOP-8                                                               | 41 to 44 ± 5%     | °C/W         |
| $\theta_{JA}$        | Thermal Resistance (Junction-to-Ambient)           | 0 lfpm<br>500 lfpm                             | DFN8<br>DFN8                                                          | 129<br>84         | °C/W<br>°C/W |
| T <sub>sol</sub>     | Wave Solder Pb<br>Pb-Free                          | <2 to 3 sec @ 248°C<br><2 to 3 sec @ 260°C     |                                                                       | 265<br>265        | °C           |

### **Table 2. MAXIMUM RATINGS**

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.

|                 |                                                                                                                                           | -40°C       |      | 25°C       |             |      | 85°C       |             |      |            |          |
|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------|-------------|------|------------|-------------|------|------------|-------------|------|------------|----------|
| Symbol          | Characteristic                                                                                                                            | Min         | Тур  | Max        | Min         | Тур  | Max        | Min         | Тур  | Max        | Unit     |
| I <sub>EE</sub> | Power Supply Current                                                                                                                      |             | 29   | 35         |             | 29   | 35         |             | 31   | 36         | mA       |
| V <sub>OH</sub> | Output HIGH Voltage (Note 2)                                                                                                              | 2215        | 2295 | 2420       | 2275        | 2345 | 2420       | 2275        | 2345 | 2420       | mV       |
| V <sub>OL</sub> | Output LOW Voltage (Note 2)                                                                                                               |             | 1605 | 1745       | 1490        | 1595 | 1680       | 1490        | 1595 | 1680       | mV       |
| V <sub>IH</sub> | Input HIGH Voltage (Single-Ended)                                                                                                         |             |      | 2420       | 2135        |      | 2420       | 2135        |      | 2420       | mV       |
| V <sub>IL</sub> | Input LOW Voltage (Single-Ended)                                                                                                          |             |      | 1825       | 1490        |      | 1825       | 1490        |      | 1825       | mV       |
| V <sub>BB</sub> | Output Voltage Reference                                                                                                                  | 1.92        |      | 2.04       | 1.92        |      | 2.04       | 1.92        |      | 2.04       | V        |
| VIHCMR          | Input HIGH Voltage Common Mode<br>Range (Differential Configuration) (Note 6)<br>$V_{PP} < 500 \text{ mV}$<br>$V_{PP} \ge 500 \text{ mV}$ |             |      | 3.1<br>3.1 | 1.1<br>1.3  |      | 3.1<br>3.1 | 1.1<br>1.3  |      | 3.1<br>3.1 | v<br>v   |
| I <sub>IH</sub> | Input HIGH Current                                                                                                                        |             |      | 150        |             |      | 150        |             |      | 150        | μA       |
| IIL             | Input LOW Current CLK<br>CLK                                                                                                              | 0.5<br>-600 |      |            | 0.5<br>-600 |      |            | 0.5<br>-600 |      |            | μΑ<br>μΑ |

### Table 3. LVPECL DC CHARACTERISTICS V<sub>CC</sub> = 3.3 V; V<sub>EE</sub> = 0.0 V (Note 1)

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

1. Input and output parameters vary 1:1 with V<sub>CC</sub>. V<sub>EE</sub> can vary ±0.3 V.

2. Outputs are terminated through a 50  $\Omega$  resistor to V<sub>CC</sub> – 2.0 V.

3. V<sub>IHCMR</sub> min varies 1:1 with V<sub>EE</sub>, max varies 1:1 with V<sub>CC</sub>. The V<sub>IHCMR</sub> range is referenced to the most positive side of the differential input signal. Normal operation is obtained if the HIGH level falls within the specified range and the peak-to-peak voltage lies between V<sub>PP</sub>min and 1 V.

|                 |                                                                                                                                                                                             |             | -40°C |              |              | 25°C  |              | 85°C         |       |              |          |
|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|-------|--------------|--------------|-------|--------------|--------------|-------|--------------|----------|
| Symbol          | Characteristic                                                                                                                                                                              |             | Тур   | Max          | Min          | Тур   | Max          | Min          | Тур   | Max          | Unit     |
| I <sub>EE</sub> | Power Supply Current                                                                                                                                                                        |             | 29    | 35           |              | 29    | 35           |              | 31    | 36           | mA       |
| V <sub>OH</sub> | Output HIGH Voltage (Note 5)                                                                                                                                                                | -1085       | -1005 | -880         | -1025        | -955  | -880         | -1025        | -955  | -880         | mV       |
| V <sub>OL</sub> | Output LOW Voltage (Note 5)                                                                                                                                                                 | -1830       | -1695 | -1555        | -1810        | -1705 | -1620        | -1810        | -1705 | -1620        | mV       |
| VIH             | Input HIGH Voltage (Single-Ended)                                                                                                                                                           |             |       | -880         | -1165        |       | -880         | -1165        |       | -880         | mV       |
| VIL             | Input LOW Voltage (Single-Ended)                                                                                                                                                            |             |       | -1475        | -1810        |       | -1475        | -1810        |       | -1475        | mV       |
| V <sub>BB</sub> | Output Voltage Reference                                                                                                                                                                    | -1.38       |       | -1.26        | -1.38        |       | -1.26        | -1.38        |       | -1.26        | V        |
| VIHCMR          | $\begin{array}{l} \mbox{Input HIGH Voltage Common Mode} \\ \mbox{Range (Differential Configuration)} \\ \mbox{(Note 6)} & V_{PP} < 500 \mbox{ mV} \\ V_{PP} \ge 500 \mbox{ mV} \end{array}$ |             |       | -0.2<br>-0.2 | -2.1<br>-1.9 |       | -0.2<br>-0.2 | -2.1<br>-1.9 |       | -0.2<br>-0.2 | V<br>V   |
| I <sub>IH</sub> | Input HIGH Current                                                                                                                                                                          |             |       | 150          |              |       | 150          |              |       | 150          | μΑ       |
| IIL             | Input LOW Current CLK                                                                                                                                                                       | 0.5<br>-600 |       |              | 0.5<br>-600  |       |              | 0.5<br>-600  |       |              | μΑ<br>μΑ |

#### Table 4. LVNECL DC CHARACTERISTICS V<sub>CC</sub> = 0.0 V; V<sub>EE</sub> = -3.3 V (Note 4)

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

4. Input and output parameters vary 1:1 with V<sub>CC</sub>. V<sub>EE</sub> can vary  $\pm$ 0.3 V.

5. Outputs are terminated through a 50  $\Omega$  resistor to  $V_{CC}$  – 2.0 V.

 V<sub>IHCMR</sub> min varies 1:1 with V<sub>EE</sub>, max varies 1:1 with V<sub>CC</sub>. The V<sub>IHCMR</sub> range is referenced to the most positive side of the differential input signal. Normal operation is obtained if the HIGH level falls within the specified range and the peak-to-peak voltage lies between V<sub>PP</sub>min and 1 V.

|                                      |                                                                                    | –40°C             |                   | 25°C              |                   |                   | 85°C              |                   |                   |                   |      |
|--------------------------------------|------------------------------------------------------------------------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------|
| Symbol                               | Characteristic                                                                     | Min               | Тур               | Max               | Min               | Тур               | Max               | Min               | Тур               | Max               | Unit |
| f <sub>max</sub>                     | Maximum Toggle Frequency                                                           | 2.2               | 2.5               |                   | 2.4               | 2.6               |                   | 2.6               | 2.8               |                   | GHz  |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation Delay CLK to Q (Differential)<br>CLK to Q (Single-Ended)<br>Reset to Q | 350<br>300<br>440 | 500<br>500<br>555 | 530<br>580<br>640 | 370<br>320<br>450 | 510<br>510<br>540 | 550<br>600<br>650 | 410<br>360<br>480 | 540<br>540<br>580 | 590<br>640<br>680 | ps   |
| t <sub>RR</sub>                      | Reset Recovery                                                                     | 175               | 50                |                   | 175               | 50                |                   | 175               | 50                |                   | ps   |
| t <sub>PW</sub>                      | Minimum Pulse Width Reset                                                          | 500               | 300               |                   | 500               | 300               |                   | 500               | 300               |                   | ps   |
| t <sub>JITTER</sub>                  | Random Clock Jitter (RMS)                                                          |                   | 2.0               |                   |                   | 2.0               |                   |                   | 2.0               |                   | ps   |
| V <sub>PP</sub>                      | Input Swing (Differential Swing) (Note 8)                                          | 150               |                   | 1000              | 150               |                   | 1000              | 150               |                   | 1000              | mV   |
| t <sub>r</sub><br>t <sub>f</sub>     | Output Rise/Fall Times Q<br>(20% – 80%)                                            | 120               | 225               | 320               | 120               | 225               | 320               | 120               | 225               | 320               | ps   |

Table 5. AC CHARACTERISTICS V<sub>CC</sub> = 3.3 V; V<sub>EE</sub> = 0.0 V or V<sub>CC</sub> = 0.0 V; V<sub>EE</sub> = -3.3 V (Note 7)

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

7. V<sub>EE</sub> can vary ±0.3 V.

8. V<sub>PP</sub>(min) is input swing measured single-ended on each input in differential configuration.



Figure 1. Timing Diagram



Figure 2. Typical Termination for Output Driver and Device Evaluation (See Application Note AND8020/D – Termination of ECL Logic Devices.)

### **ORDERING INFORMATION**

| Device           | Package              | Package <sup>†</sup> |  |  |
|------------------|----------------------|----------------------|--|--|
| MC100LVEL32D     | SOIC-8               | 98 Units / Rail      |  |  |
| MC100LVEL32DG    | SOIC-8<br>(Pb-Free)  | 98 Units / Rail      |  |  |
| MC100LVEL32DR2   | SOIC-8               | 2500 / Tape & Reel   |  |  |
| MC100LVEL32DR2G  | SOIC-8<br>(Pb-Free)  | 2500 / Tape & Reel   |  |  |
| MC100LVEL32DT    | TSSOP-8              | 100 Units / Rail     |  |  |
| MC100LVEL32DTG   | TSSOP-8<br>(Pb-Free) | 100 Units / Rail     |  |  |
| MC100LVEL32DTR2  | TSSOP-8              | 2500 / Tape & Reel   |  |  |
| MC100LVEL32DTR2G | TSSOP-8<br>(Pb-Free) | 2500 / Tape & Reel   |  |  |
| MC100LVEL32MNR4  | DFN8                 | 1000 / Tape & Reel   |  |  |
| MC100LVEL32MNR4G | DFN8<br>(Pb–Free)    | 1000 / Tape & Reel   |  |  |

†For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

### **Resource Reference of Application Notes**

| AN1405/D  | - | ECL Clock Distribution Techniques    |
|-----------|---|--------------------------------------|
| AN1406/D  | _ | Designing with PECL (ECL at +5.0 V)  |
| AN1503/D  | _ | ECLinPS I/O SPiCE Modeling Kit       |
| AN1504/D  | - | Metastability and the ECLinPS Family |
| AN1568/D  | _ | Interfacing Between LVDS and ECL     |
| AN1672/D  | _ | The ECL Translator Guide             |
| AND8001/D | _ | Odd Number Counters Design           |
| AND8002/D | - | Marking and Date Codes               |
| AND8020/D | - | Termination of ECL Logic Devices     |
| AND8066/D | - | Interfacing with ECLinPS             |
| AND8090/D | - | AC Characteristics of ECL Devices    |

### PACKAGE DIMENSIONS

SOIC-8 NB CASE 751-07

**ISSUE AH** 



**SOLDERING FOOTPRINT\*** 



\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

NOTES:

- NOTES:
   DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
   CONTROLLING DIMENSION: MILLIMETER.
   DIMENSION A AND B DO NOT INCLUDE MOLD PROTRUSION.
   MAXIMUM MOLD PROTRUSION 0.15 (0.006) DEB SIDE

- MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE.
   DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION.
   751-01 THRU 751-06 ARE OBSOLETE. NEW STANDARD IS 751-07.

|     | MILLIN | IETERS  | INC       | HES   |  |
|-----|--------|---------|-----------|-------|--|
| DIM | MIN    | MIN MAX |           | MAX   |  |
| Α   | 4.80   | 5.00    | 0.189     | 0.197 |  |
| в   | 3.80   | 4.00    | 0.150     | 0.157 |  |
| С   | 1.35   | 1.75    | 0.053     | 0.069 |  |
| D   | 0.33   | 0.51    | 0.013     | 0.020 |  |
| G   | 1.27   | 7 BSC   | 0.050 BSC |       |  |
| н   | 0.10   | 0.25    | 0.004     | 0.010 |  |
| J   | 0.19   | 0.25    | 0.007     | 0.010 |  |
| к   | 0.40   | 1.27    | 0.016     | 0.050 |  |
| М   | 0 °    | 8 °     | 0 °       | 8 °   |  |
| Ν   | 0.25   | 0.50    | 0.010     | 0.020 |  |
| S   | 5.80   | 6.20    | 0.228     | 0.244 |  |

### PACKAGE DIMENSIONS

TSSOP-8 DT SUFFIX PLASTIC TSSOP PACKAGE CASE 948R-02 **ISSUE A** 



- DIMENSION A DOES NOT INCLUDE MOLD FLASH. PROTRUSIONS OR GATE BURRS. MOLD FLASH OR GATE BURRS SHALL NOT EXCEED 0.15
- GATE DOINS SHALL NOT EXCEED 0.13
   (0.006) PER SIDE.
   DIMENSION B DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 (0.010) DED SIDE PER SIDE. 5. TERMINAL NUMBERS ARE SHOWN FOR
- REFERENCE ONLY.
  DIMENSION A AND B ARE TO BE DETERMINED AT DATUM PLANE -W-.

|     | MILLIN | IETERS | INCHES    |       |  |  |
|-----|--------|--------|-----------|-------|--|--|
| DIM | MIN    | MAX    | MIN       | MAX   |  |  |
| Α   | 2.90   | 3.10   | 0.114     | 0.122 |  |  |
| В   | 2.90   | 3.10   | 0.114     | 0.122 |  |  |
| С   | 0.80   | 1.10   | 0.031     | 0.043 |  |  |
| D   | 0.05   | 0.15   | 0.002     | 0.006 |  |  |
| F   | 0.40   | 0.70   | 0.016     | 0.028 |  |  |
| G   | 0.65   | BSC    | 0.026     | BSC   |  |  |
| Κ   | 0.25   | 0.40   | 0.010     | 0.016 |  |  |
| L   | 4.90   | BSC    | 0.193 BSC |       |  |  |
| М   | 0°     | 6 °    | 0°        | 6°    |  |  |

#### PACKAGE DIMENSIONS

DFN8 CASE 506AA-01 ISSUE D



NOTES:

 DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994.
 CONTROLLING DIMENSION: MILLIMETERS.

 DIMENSION & APPLIES TO PLATED TERMINAL AND IS MEASURED BETWEEN
 AND A 20 MM EPOM TERMINAL

0.25 AND 0.30 MM FROM TERMINAL.
4. COPLANARITY APPLIES TO THE EXPOSED PAD AS WELL AS THE TERMINALS.

|     | MILLIMETERS |      |  |  |  |  |  |
|-----|-------------|------|--|--|--|--|--|
| DIM | MIN         | MAX  |  |  |  |  |  |
| Α   | 0.80        | 1.00 |  |  |  |  |  |
| A1  | 0.00        | 0.05 |  |  |  |  |  |
| A3  | 0.20 REF    |      |  |  |  |  |  |
| b   | 0.20        | 0.30 |  |  |  |  |  |
| D   | 2.00 BSC    |      |  |  |  |  |  |
| D2  | 1.10        | 1.30 |  |  |  |  |  |
| E   | 2.00        | BSC  |  |  |  |  |  |
| E2  | 0.70        | 0.90 |  |  |  |  |  |
| е   | 0.50        | BSC  |  |  |  |  |  |
| к   | 0.20        |      |  |  |  |  |  |
| L   | 0.25        | 0.35 |  |  |  |  |  |

ECLinPS are registered trademarks of Semiconductor Components Industries, LLC (SCILLC).

ON Semiconductor and use registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death agsociated with such unintended or unauthorized use payers that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunit//Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303–675–2175 or 800–344–3860 Toll Free USA/Canada Fax: 303–675–2176 or 800–344–3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800–282–9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support:

Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81–3–5773–3850

#### ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative