# MOTOROLA SEMICONDUCTOR TECHNICAL DATA

# Not Recommended for New Designs

# CMOS PLL Clock Driver Programmable Frequency, Low Skew, High Fan-Out

The MC88PL117 utilizes proven phase–locked loop clock driver technology to create a large fan–out, multiple frequency and phase, low skew clock driver. The 88PL117 provides the clock frequencies necessary to drive systems using the PowerPC™ 601 microprocessor and the Pentium™ microprocessor (see applications section for details). A total of 14 high current, matched impedance outputs are available in 8 programmable output frequency and phase configurations. Output frequencies are referenced to a system frequency, Q, and are available at 2X, 1X, and 1/2X the Q frequency. Four programmable input frequency multiplication ratios can be programmed to provide outputs at 1X, 2X, and 4X the system frequency Q. Details on the programmable configurations can be found in the applications section of this data sheet.

- Clock Driver for PowerPC 601 and Pentium Microprocessors
- 14 programmable outputs
- Maximum output-to-output skew of 500ps for a single frequency
- Maximum output—to—output skew of 500ps for multiple frequencies
- fMAX of 2X\_Q = 120MHz
- One output with programmable phase capability
- $\pm 36$ mA DC current outputs drive  $50\Omega$  transmission lines
- A lock indicator output (LOCK) goes high when steady-state phase-lock is achieved
- OE/MR 3-state control
- · Dedicated feedback output
- Two selectable clock inputs
- PLL enable pin for testability
- Dynamic Switch Between SYNC Inputs

MC88PL117

CMOS PLL
CLOCK DRIVER



One output (QFEED) is dedicated for feedback. It is located physically close to the FEEDBACK input pin to minimize the feedback line length. External delay (increased wire length) or logic can be inserted in the feedback path if necessary. Proper termination of the feedback line is necessary for any line length over one inch.

One output is provided with up to eight selectable 1/8 or 1/4 period (45° or 90°) delay increments. Three control pins,  $\emptyset$ 2,  $\emptyset$ 1 and  $\emptyset$ 0, program the eight increments; the increment/phase shift positions are shown in Table 3. in the applications section.

All outputs can be 3—stated (high impedance) during board—level testing with the OE/MR pin; the QFEED and LOCK outputs will not be 3—stated, which allows the 88PL117 to remain in a phase—locked condition. Correct phase and frequency coherency will be guaranteed one to two cycles after bringing the OE/MR pin high. The PLL\_EN pin disables the PLL and gates the SYNC input signal directly into the internal clock distribution network to provide low frequency testability. Two selectable SYNC inputs (SYNC0 and SYNC1) are provided for clock redundancy or ease of testability. The device is guaranteed to lock to the new SYNC input when the REF\_SEL input is switched dynamically.

A phase–lock indicator output (LOCK) stays low when the part is out of lock (start–up, etc.) and goes high when steady–state phase–lock is achieved. The lock indicator circuitry works reliably for VCO frequencies down to 55MHz. For VCO frequencies less than 55MHz, no guarantees are offered for the lock indicator output.

The MC88PL117 VCO is capable of operating at frequencies higher than the output divider and feedback structures are able to follow. When the VCO is in the mode described above, it is referred to as "runaway" and the device will not lock. The condition usually occurs at power–up. To avoid runaway, it is recommended that the device be fully powered before a sync signal is

PowerPC is a trademark of International Business Machines Corporation.

zsc.com



Pinout: 52-Lead PLCC (Top View)



MC88PL117 Block Diagram (Logical Representation)

#### **Explanation of Programmable Frequency Configurations**

The MC88PL117 has six different output frequency configurations. Figures 1 to 6 graphically depict these output configurations. There are also three feedback frequency options, which yields a total of 18 unique input—to—output frequency configurations. All configurations use 'Q' as the system frequency frame of reference. Therefore all output and feedback frequencies are referenced as a multiple of Q. Figures 1 to 6 also indicate the input levels of OPT0, OPT1,

and OPT2 for each of the eight output configurations. The input levels of MULT0 and MULT1 are varied in these figures to represent the different feedback (multiplication) frequencies. The frequency of the phase shift output,  $Q\emptyset$ , is also indicated in the figures. Tables 1. and 2. lists all 18 input/output frequency configurations. Table 3. gives the  $Q\emptyset$  phase shift increments.



Figure 1. Output Frequency Configuration 1 (OPT0 = L, OPT1 = L, OPT2 = L Q/2 Input Frequency, MULT0 = H, MULT1 = L)



Figure 2. Output Frequency Configuration 2 (OPT0 = H, OPT1 = L, OPT2 = L Q/4 Input Frequency, MULT0 = L, MULT1 = L)



Figure 3. Output Frequency Configuration 3 (OPT0 = L, OPT1 = H, OPT2 = L Q/2 Input Frequency, MULT0 = H, MULT1 = L)



Figure 4. Output Frequency Configuration 4 (OPT0 = H, OPT1 = H, OPT2 = L Q/2 Input Frequency, MULT0 = H, MULT1 = L)





Figure 5. Output Frequency Configuration 5 (OPT0 = L, OPT1 = L, OPT2 = H Q/4 Input Frequency, MULT0 = L, MULT1 = L)

Figure 6. Output Frequency Configuration 6 (OPT0 = H, OPT1 = H, OPT2 = H Q Input Frequency, MULT0 = H, MULT1 = H)

#### DC ELECTRICAL CHARACTERISTICS (Voltages Referenced to GND) $T_A$ =0° C to + 70° C, $V_{CC}$ = 5.0 V $\pm$ 5%

| Symbol          | Parameter                                         | Test Conditions                                                                    | v <sub>CC</sub> | Target Limit | Unit |
|-----------------|---------------------------------------------------|------------------------------------------------------------------------------------|-----------------|--------------|------|
| VIH             | Minimum High–Level Input<br>Voltage               | V <sub>out</sub> = 0.1 V or V <sub>CC</sub> - 0.1 V                                | 4.75<br>5.25    | 2.0<br>2.0   | V    |
| V <sub>IL</sub> | Maximum Low–Level Input<br>Voltage                | V <sub>out</sub> = 0.1 V or V <sub>CC</sub> - 0.1 V                                | 4.75<br>5.25    | 0.8<br>0.8   | V    |
| VOH             | Minimum High-Level Output<br>Voltage              | V <sub>in</sub> = V <sub>IH</sub> or V <sub>IL</sub><br>I <sub>OH</sub> = -36 mA 1 | 4.75<br>5.25    | 4.01<br>4.51 | V    |
| V <sub>OL</sub> | Maximum Low–Level Output<br>Voltage               | V <sub>in</sub> = V <sub>IH</sub> or V <sub>IL</sub><br>I <sub>OL</sub> = 36 mA 1  | 4.75<br>5.25    | 0.44<br>0.44 | V    |
| l <sub>in</sub> | Maximum Input Leakage Current                     | V <sub>I</sub> = V <sub>CC</sub> or GND                                            | 5.25            | ±1.0         | μΑ   |
| ICCT            | Maximum I <sub>CC</sub> /Input                    | V <sub>I</sub> = V <sub>CC</sub> – 2.1 V                                           | 5.25            | 2.0 <b>2</b> | mA   |
| lold            | Minimum Dynamic Output Current <sup>3</sup>       | V <sub>OLD</sub> = 1.0V Max                                                        | 5.25            | 88           | mA   |
| IOHD            |                                                   | V <sub>OHD</sub> = 3.85V Min                                                       | 5.25            | -88          | mA   |
| ICC             | Maximum Quiescent Supply<br>Current (per Package) | V <sub>I</sub> = V <sub>CC</sub> or GND                                            | 5.25            | 1.0          | mA   |
| loz             | Maximum 3–State Leakage Current                   | VI = VIH or VIL;VO = VCC or GND                                                    | 5.25            | ±50 <b>4</b> | μΑ   |

- 1.  $I_{OL}$  and  $I_{OH}$  are 12mA and -12mA respectively for the LOCK output.
- 2. The PLL\_EN input pin is not guaranteed to meet this specification.
- 3. Maximum test duration is 2.0ms, one output loaded at a time.
- 4. Specification value for  $I_{\mbox{\scriptsize OZ}}$  is preliminary, will be finalized upon 'MC' status.

### MC88PL117

## PRELIMINARY AC ELECTRICAL CHARACTERISTICS (T<sub>A</sub> = 0 to 70°C, $V_{CC}$ = 5.0V $\pm$ 5%)

|                                |                                                                                  | Target Spe                | cifications              |      |                       |
|--------------------------------|----------------------------------------------------------------------------------|---------------------------|--------------------------|------|-----------------------|
| Symbol                         | Parameter                                                                        | Min                       | Max                      | Unit | Condition             |
| <sup>t</sup> skewr             | Output-to-Output Skew (Same Frequency, Coincident Rising Edges)                  |                           | 500                      | ps   | 50Ω Load <b>2</b>     |
| <sup>t</sup> skewrall          | Output-to-Output Skew (Any Frequency,<br>Coincident Rising Edges, Q0-Q13, QFEED) |                           | 500                      | ps   | 50Ω Load <sup>2</sup> |
| <sup>t</sup> skewp             | Part–to–Part Skew <sup>1</sup>                                                   |                           | 1.0                      | ns   | 50Ω Load <sup>2</sup> |
| t <sub>r</sub> /t <sub>f</sub> | Output Rise/Fall Time (0.8 to 2.0V)                                              | 0.15                      | 1.0                      | ns   | 50Ω Load <sup>2</sup> |
| <sup>t</sup> PULSE             | Output Pulse Width, All Outputs <sup>2</sup> (Measured at V <sub>CC</sub> /2)    | 0.5tCYCLE - 0.5           | 0.5tCYCLE + 0.5          | ns   | 50Ω Load <sup>2</sup> |
| <sup>t</sup> pd                | SYNC Input to fSYNC=15MHz FEEDBACK Delay fSYNC=20MHz fSYNC=25MHz fSYNC=30MHz     | -200<br>-200<br>-100<br>0 | 400<br>400<br>500<br>600 | ps   | Feedback=Q,Q/2        |
|                                | fSYNC=15MHz                                                                      | <b>–</b> 50               | 550                      |      | Feedback=Q/4          |
| JitterCC                       | Cycle-to-Cycle Jitter (Clock Period Stability)                                   |                           | ±250                     | ps   |                       |
| fMAX                           | Maximum Output Frequency for 2X_Q Outputs                                        | 8                         | 120                      | MHz  | 50Ω Load <sup>2</sup> |
| fMAX                           | Maximum Output Frequency for Q Outputs                                           | 4                         | 60                       | MHz  | 50Ω Load <sup>2</sup> |
| fMAX                           | Maximum Output Frequency for Q/2 Outputs                                         | 2                         | 30                       | MHz  | 50Ω Load <sup>2</sup> |
| tskew∅                         | Phase Accuracy of QØ versus Q or Q/2                                             | Phase Offset – 750        | Phase Offset + 250       | ps   |                       |

This assumes that each device is running off of the same clock source with zero skew between clock source signals. A small amount of negative offset may be present between SYNC and FEEDBACK (tpD Spec).
 50Ω load terminated to V<sub>CC</sub>/2.

TABLE 1. PROGRAMMABLE OUTPUT CONFIGURATIONS (Q is system reference frequency)

| Output Configuration Number | OPT2 | OPT1 | ОРТ0 | No of 2X_Q<br>Outputs | No of Q<br>Outputs | No of Q/2<br>Outputs |
|-----------------------------|------|------|------|-----------------------|--------------------|----------------------|
| 1                           | L    | L    | L    | 2                     | 12                 | 0                    |
| 2                           | L    | L    | Н    | 2                     | 4                  | 8                    |
| 3                           | L    | Н    | L    | 4                     | 10                 | 0                    |
| 4                           | L    | Н    | Н    | 0                     | 14                 | 0                    |
| 5                           | Н    | L    | L    | 0                     | 7                  | 7                    |
| 6                           | Н    | Н    | Н    | 2                     | 12                 | 0                    |

TABLE 2. PROGRAMMABLE INPUT FREQUENCY MODES (Multiplication factors)

| Input Frequency Mode | MULT1 | MULT0 | Input Frequency |  |
|----------------------|-------|-------|-----------------|--|
| 1                    | L     | L     | Q/4             |  |
| 2                    | L     | Н     | Q/2             |  |
| 3                    | Н     | Н     | Q               |  |

TABLE 3. QØ PROGRAMMABLE PHASE INCREMENTS FOR Q AND Q/2 OUTPUTS

| Ø <b>2</b> | Ø <b>1</b> | Ø <b>0</b> | Q∅ Phase<br>to Q Outputs <sup>1</sup> | Q⊘/2 Phase<br>to Q Outputs <sup>2</sup> | Ø <b>2</b> | Ø <b>1</b> | Ø <b>0</b> | QØ Phase<br>to Q Outputs <sup>1</sup> | Q⊘/2 Phase<br>to Q Outputs <sup>2</sup> |
|------------|------------|------------|---------------------------------------|-----------------------------------------|------------|------------|------------|---------------------------------------|-----------------------------------------|
| L          | L          | L          | 180°                                  | 45°                                     | Н          | L          | L          | 180°                                  | 225°                                    |
| L          | L          | Н          | 90°                                   | 90°                                     | Н          | L          | Н          | 90°                                   | 270°                                    |
| L          | Н          | L          | 0°                                    | 135°                                    | Н          | Н          | L          | 0°                                    | 315°                                    |
| L          | Н          | Н          | 270°                                  | 180°                                    | Н          | Н          | Н          | 270°                                  | 360°                                    |

<sup>1.</sup> Valid for output configurations 1, 3, 4, 6, 8

# **Applications Information**

#### Introduction

The 88PL117 provides the necessary clock frequencies for the PowerPC 601 and Pentium Microprocessors. With output frequency capabilities up to 120MHz and the ability to also generate half and quarter frequency clocks the 88PL117 simplifies the system implementation of a PowerPC 601 or Pentium Microprocessor. This section will overview the clock requirements of the PowerPC 601 and Pentium Microprocessors and apply those to the specification limits of the 88PL117 to demonstrate compatibility. Although not exhaustive the intent is to provide a basic set of guidelines on system implementation. For more cost sensitive applications which require fewer clocks the designer should refer to the MC88915TFN133 data sheet for an alternative clock driver

suitable for PowerPC 601 or Pentium Microprocessor based designs.

Figures 7 and 8 illustrate two common output configurations of the 88PL117 which will facilitate POWERPC 601 (MPC601) system designs. Figure 7 would prove beneficial for high frequency processor designs where the bus clock would likely run at one fourth the 2X\_PCLK input. In this configuration a 2X\_Q output of the 88PL117 can drive the 2X\_PCLK of the PowerPC 601 processor while a Q and Q/2 output can drive the PCLK\_EN and BCLK\_EN inputs respectively. For designs where the system bus will run at half the frequency of the 2X\_PCLK (same frequency as the internal processor clock) a larger number of Q outputs would be required. Figure 8 could be used in this situation with a

<sup>2.</sup> Valid for output configurations 2, 5, 7

#### MC88PL117

2X\_Q output driving the 2X\_PCLK input and a Q output driving the PCLK\_EN. In this implementation the BCLK\_EN input of the MPC601 is simply tied LOW.



Figure 7. 88PL117 Output Configuration 1 for Driving the MPC601 Microprocessor



Figure 8. 88PL117 Output Configuration 2 for Driving the MPC601 Microprocessor

#### **Driving the PowerPC 601 Microprocessor**

Figures 9 and 10 illustrate the required waveforms for driving the MPC601 processor in both bus clock frequency modes. Figure 10 illustrates the relationship between the  $2X \ Q. \ Qand \ Q/2$  outputs of the 88PL117. For the case of the BCLK\_EN input\_being\_held LOW, the setup and hold specifications for PCLK\_EN are automatically satisfied by the internal design of the 88PL117. For the first case pictured in Figure 9, there may be a potential problem: the hold time spec for BCLK\_EN rising to 2X\_PCLK is 0ns. Because there can be up to  $\pm 250$ ps skew between the 2X\_Q and Q/2 outputs of the 88PL117, this hold spec may be violated. This situation can be remedied in one of two ways: first extra PCB etch can be added to the Q/2 output to delay it relative to the 2X\_Q output; or secondly, the QØ output can be used to

drive the BCLK\_EN input. The QØ output can be phase delayed relative to the 2X\_Q output to ensure the hold time requirement of the MPC601 processor will be met.



**FULL FREQUENCY BUS CLOCKING** 

Figure 9. MPC601 Processor Clocking Waveforms



Figure 10. 88PL117 Output Waveforms

The 88PL117 features CMOS level outputs to minimize edge transition time and optimize transmission line driving capability. The MPC601 processor inputs are TTL level compatible inputs and therefore specification limits are calculated from TTL level thresholds. The specification limits of concern are the input duty cycle and input pulse width requirements outlined in the MPC601 specification for the 2X\_PCLK input. Figure 11 demonstrates the termination technique required on the 2X\_Q output of the 88PL117 to ensure compatibility with the 2X\_PCLK input of the MPC601 processor. At 100 or 120MHz, the 2X\_Q output threshold must be shifted down to the 1.4V threshold to meet the input pulse width specification limits. The termination scheme in Figure 11 creates a voltage division which essentially translates the CMOS threshold down to a TTL threshold, while at the same time effectively terminating the transmission line. The 88PL117 exhibits a very tight duty cycle specification at CMOS thresholds. Therefore, once translated via the termination scheme of Figure 11, the MPC601 processor input specifications are easily met.



Figure 11. MPC601 2X\_PCLK Input Termination Scheme



Figure 12. Recommended Loop Filter and Analog Isolation Scheme

#### Notes Concerning Loop Filter and Board Layout Issues

- 1 Figure 12 shows a loop filter and analog isolation scheme which will be effective in most applications. The following guidelines should be followed to ensure stable and jitter–free operation:
  - 1a All loop filter and analog isolation components should be tied as close to the package as possible. Stray current passing through the parasitics of long traces can cause undesirable voltage transients at the FIL pin.
  - 1bThe  $47\Omega$  resistors, the  $10\mu F$  low frequency bypass capacitor, and the  $0.1\mu F$  high frequency bypass capacitor form a wide bandwidth filter that will minimize the PLL's sensitivity to voltage transients from the system digital VCC supply and ground planes. This filter will typically ensure that a 100mV step deviation on the digital VCC supply will cause no more than a 100pS phase deviation on the device outputs. A 250mV step deviation on VCC using the recommended filter values should cause no more than a 250pS phase deviation; if a  $25\mu F$  bypass capacitor is used (instead of  $10\mu F$ ) a 250mV VCC step should cause no more than a 100pS phase deviation. If good bypass techniques are used
- on a board design near components which may cause digital V<sub>CC</sub> and ground noise, the above described V<sub>CC</sub> step deviations should not occur at the digital V<sub>CC</sub> supply. The purpose of the bypass filtering scheme shown in Figure 12 is to give the chip additional protection from the power supply and ground plane transients that can occur in a a high frequency, high speed digital system.
- 1c There are no special requirements set forth for the loop filter resistors (470K and 330 $\Omega$ ). The loop filter capacitor (0.1 $\mu$ F) can be a ceramic chip capacitor, the same as a standard bypass capacitor.
- 2 In addition to the bypass capacitors used in the analog filter of Figure 12, there should be a 0.1μF bypass capacitor between each of the other (digital) nine V<sub>CC</sub> pins and the board ground plane. This will reduce output switching noise caused by the high current outputs, in addition to reducing potential for noise in the 'analog' section of the chip. These bypass capacitors should also be tied as close to the package as possible.

#### **OUTLINE DIMENSIONS**



0.042

**K1** 0.040

**G1** 0.710 0.730

0.056

0.020

10°

1.07

18.04

1.02

1.42

0.50

10°

#### MC88PL117

Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Motorola data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part. Motorola and are registered trademarks of Motorola, Inc. Motorola, Inc. is an Equal Opportunity/Affirmative Action Employer.

#### How to reach us:

**USA/EUROPE/Locations Not Listed:** Motorola Literature Distribution; P.O. Box 5405; Denver, Colorado 80217. 303–675–2140 or 1–800–441–2447

Mfax™: RMFAX0@email.sps.mot.com – TOUCHTONE 602–244–6609 INTERNET: http://Design-NET.com

**JAPAN**: Nippon Motorola Ltd.; Tatsumi–SPD–JLDC, 6F Seibu–Butsuryu–Center, 3–14–2 Tatsumi Koto–Ku, Tokyo 135, Japan. 81–3–3521–8315

ASIA/PACIFIC: Motorola Semiconductors H.K. Ltd.; 8B Tai Ping Industrial Park, 51 Ting Kok Road, Tai Po, N.T., Hong Kong. 852–26629298

