# SEMICONDUCTOR TECHNICAL DATA

by MCR12DSM/D

# **Silicon Controlled Rectifiers Reverse Blocking Thyristors**

Designed for high volume, low cost, industrial and consumer applications such as motor control; process control; temperature, light and speed control.

DZSC.COM

- Small Size
- · Passivated Die for Reliability and Uniformity
- Low Level Triggering and Holding Characteristics
- Available in Two Package Styles Surface Mount Lead Form — Case 369A Miniature Plastic Package — Straight Leads — Case 369

## **ORDERING INFORMATION**

- To Obtain "DPAK" in Surface Mount Leadform (Case 369A) Shipped in Sleeves - No Suffix, i.e. MCR12DSN Shipped in 16 mm Tape and Reel - Add "T4" Suffix to Device Number, i.e. MCR12DSNT4
- To Obtain "DPAK" in Straight Lead Version (Case 369) Shipped in Sleeves Add "-1" Suffix to Device Number, i.e. MCR12DSN-1

#### **MAXIMUM RATINGS** (T<sub>J</sub> = 25°C unless otherwise noted)

| Rating                                                                                                                                |                      | Symbol             | Value      | Unit               |
|---------------------------------------------------------------------------------------------------------------------------------------|----------------------|--------------------|------------|--------------------|
| Peak Repetitive Off-State Voltage (1)<br>Peak Repetitive Reverse Voltage<br>(T <sub>J</sub> = -40 to 110°C, R <sub>GK</sub> = 1.0 KΩ) | MCR12DSM<br>MCR12DSN | Vdrm<br>Vrrm       | 600<br>800 | Volts              |
| On–State RMS Current<br>(All Conduction Angles; T <sub>C</sub> = 75°C)                                                                |                      | IT(RMS)            | 012 SC.C   | Amps               |
| Average On–State Current (All Conduction Angles; $T_C = 75^{\circ}C$ )                                                                | 300 1                | IT(AV)             | 7.6        |                    |
| Peak Non–Repetitive Surge Current<br>(One Half Cycle, 60 Hz, TJ = 110°C)                                                              | 000                  | ITSM               | 100        |                    |
| Circuit Fusing Consideration (t = 8.3 msec)                                                                                           |                      | l <sup>2</sup> t   | 41         | A <sup>2</sup> sec |
| Peak Gate Power<br>(Pulse Width ≤ 10 μsec, T <sub>C</sub> = 75°C)                                                                     |                      | PGM                | 5.0        | Watts              |
| Average Gate Power<br>(t = 8.3 msec, $T_C = 75^{\circ}C$ )                                                                            |                      | P <sub>G(AV)</sub> | 0.5        | R.                 |
| Peak Gate Current (Pulse Width $\leq$ 10 $\mu sec,  T_{C}$ = 75°C)                                                                    |                      | IGM 💋              | 2.0        | Amps               |
| Operating Junction Temperature Range                                                                                                  |                      | TJ                 | -40 to 110 | °C                 |
| Storage Temperature Range                                                                                                             | Sec. VI              | T <sub>stg</sub>   | -40 to 150 |                    |

## THERMAL CHARACTERISTICS

| Characteristic                                                                              | Symbol                                                                        | Max             | Unit |
|---------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|-----------------|------|
| Thermal Resistance — Junction to Case<br>— Junction to Ambient<br>— Junction to Ambient (2) | $\begin{matrix} R_{\theta JC} \\ R_{\theta JA} \\ R_{\theta JA} \end{matrix}$ | 2.2<br>88<br>80 | °C/W |
| Maximum Lead Temperature for Soldering Purposes (3)                                         | ΤL                                                                            | 260             | °C   |

(1) V<sub>DRM</sub> for all types can be applied on a continuous basis. Ratings apply for negative gate voltage or  $R_{GK} = 1.0 \text{ K}\Omega$ ; positive gate voltage shall not be applied concurrent with negative potential on the anode. Blocking voltages shall not be tested with a constant current source such that the voltage ratings of the device are exceeded.

(2) Surface mounted on minimum recommended pad size.

(3) 1/8" from case for 10 seconds.

referred devices are Motorola recommended choices for future use and best overall value.

df.dzsc.com





CASE 369A-13 STYLE 4



| Characteristics                                                                                                                                                                                                       | Symbol                   | Min              | Тур            | Max             | Unit  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|------------------|----------------|-----------------|-------|
| Peak Reverse Gate Blocking Voltage<br>(I <sub>GR</sub> = 10 μA)                                                                                                                                                       | VGRM                     | 10               | 12.5           | 18              | Volts |
| $ \begin{array}{l} \mbox{Peak Forward Blocking Current} \\ \mbox{Peak Reverse Blocking Current} \\ (V_{AK} = Rated \ V_{DRM} \ or \ V_{RRM}) \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \$                                   | I <sub>DRM</sub><br>IRRM |                  |                | 10<br>500       | μΑ    |
| Peak Reverse Gate Blocking Current<br>(V <sub>GR</sub> = 10 V)                                                                                                                                                        | IRGM                     | _                | _              | 1.2             | μΑ    |
| Peak On–State Voltage (2)<br>(I <sub>TM</sub> = 24 A)                                                                                                                                                                 | V <sub>TM</sub>          | _                | 1.4            | 2.1             | Volts |
| Gate Trigger Current (Continuous dc) (3)<br>$(V_D = 12 \text{ V}, \text{ R}_L = 100 \Omega, \text{ T}_J = 25^{\circ}\text{C})$<br>$(V_D = 12 \text{ V}, \text{ R}_L = 100 \Omega, \text{ T}_J = -40^{\circ}\text{C})$ | lgt                      | 5.0<br>—         | 12<br>—        | 200<br>300      | μΑ    |
|                                                                                                                                                                                                                       | V <sub>GT</sub>          | 0.45<br>—<br>0.2 | 0.65<br>—<br>— | 1.0<br>1.5<br>— | Volts |
| Holding Current<br>$(V_D = 12 \text{ V}, \text{ I(init)} = 200 \text{ mA}, \text{ T}_J = 25^{\circ}\text{C})$<br>$(V_D = 12 \text{ V}, \text{ I(init)} = 200 \text{ mA}, \text{ T}_J = -40^{\circ}\text{C})$          | Ч                        | 0.5<br>—         | 1.0            | 6.0<br>10       | mA    |
| Latching Current<br>$(V_D = 12 \text{ V}, \text{ I}_G = 2.0 \text{ mA}, \text{ T}_J = 25^{\circ}\text{C})$<br>$(V_D = 12 \text{ V}, \text{ I}_G = 2.0 \text{ mA}, \text{ T}_J = -40^{\circ}\text{C})$                 | ١L                       | 0.5              | 1.0            | 6.0<br>10       | mA    |

**ELECTRICAL CHARACTERISTICS** (T<sub>J</sub> = 25°C;  $R_{GK}$  = 1.0 K $\Omega$  unless otherwise noted)

#### **DYNAMIC CHARACTERISTICS**

| Characteristics                                                                                                                                                                                    | Symbol | Min | Тур | Max | Unit |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-----|-----|-----|------|
| Total Turn–On Time<br>(Source Voltage = 12 V, $R_S$ = 6.0 K $\Omega$ , $I_T$ = 16 A(pk), $R_{GK}$ = 1.0 K $\Omega$ )<br>( $V_D$ = Rated V <sub>DRM</sub> , Rise Time = 20 ns, Pulse Width = 10 µs) | tgt    | _   | 2.0 | 5.0 | μs   |
| Critical Rate of Rise of Off–State Voltage<br>( $V_D = 0.67 \text{ X}$ Rated $V_{DRM}$ , Exponential Waveform,<br>$R_{GK} = 1.0 \text{ K}\Omega$ , $T_J = 110^{\circ}\text{C}$ )                   | dv/dt  | 2.0 | 10  | _   | V/µs |

(1) Ratings apply for negative gate voltage or  $R_{GK} = 1.0 \text{ K}\Omega$ . Devices shall not have a positive gate voltage concurrently with a negative voltage on the anode. Devices should not be tested with a constant current source for forward and reverse blocking capability such that the voltage applied exceeds the rated blocking voltage.

(2) Pulse Test; Pulse Width  $\leq$  2.0 msec, Duty Cycle  $\leq$  2%.

(3) Does not include RGK current.



Figure 2. On-State Power Dissipation



Figure 3. On–State Characteristics



Figure 4. Transient Thermal Response



**Junction Temperature** 

Figure 6. Typical Gate Trigger Voltage versus **Junction Temperature** 











Figure 11. Exponential Static dv/dt versus Gate–Cathode Resistance and Peak Voltage



Figure 8. Typical Latching Current versus Junction Temperature



Figure 10. Exponential Static dv/dt versus Gate–Cathode Resistance and Junction Temperature



Figure 12. Exponential Static dv/dt versus Gate–Cathode Resistance and Gate Trigger Current Sensitivity



## PACKAGE DIMENSIONS

Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Motorola data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part. Motorola and (A) are registered trademarks of Motorola, Inc. Motorola, Inc. is an Equal Opportunity/Affirmative Action Employer.

#### How to reach us:

USA/EUROPE/Locations Not Listed: Motorola Literature Distribution;

Mfax is a trademark of Motorola, Inc.

JAPAN: Nippon Motorola Ltd.: SPD, Strategic Planning Office, 4-32-1,

51 Ting Kok Road, Tai Po, N.T., Hong Kong. 852-26629298

Nishi-Gotanda, Shinagawa-ku, Tokyo 141, Japan. 81-3-5487-8488

ASIA/PACIFIC: Motorola Semiconductors H.K. Ltd.; 8B Tai Ping Industrial Park,

P.O. Box 5405, Denver, Colorado 80217. 303-675-2140 or 1-800-441-2447

Mfax™: RMFAX0@email.sps.mot.com - TOUCHTONE 602-244-6609

INTERNET: http://motorola.com/sps

- US & Canada ONLY 1-800-774-1848

