# ML4818 # Phase Modulation/Soft Switching Controller #### **Features** - Full bridge phase modulation zero voltage switching circuit with programmable ZV transition times - Constant frequency operation to 500kHz - Current mode operation - Cycle-by-cycle current limiting with integrating fault detection and restart delay - Precision buffered 5V reference (+1%) - Four 1.5A peak current totem-pole output drivers - Under-voltage lockout circuit with 6V hysteresis - · Power DIP package ## **General Description** The ML4818 is a complete phase modulation control IC suitable for full bridge soft switching converters. Unlike conventional PWM circuits, the phase modulation technique allows for zero-voltage switching transitions and square wave drive across the transformer. The IC modulates the phases of the two sides of the bridge to control output power. The ML4818 can be operated in current mode. The delay times for the outputs are externally programmable to allow the zero-voltage switching transitions to take place. Pulse-by-pulse current limit, integrating fault detection, and soft start reset are provided. The under-voltage lockout circuit features a 6V hysteresis with a low starting current to allow off-line start up with a low power bleed resistor. A shutdown function powers down the IC, putting it into a low quiescent state. ## **Block Diagram** # **Pin Configuration** # **Pin Description** | Pin | Name | Function | | |-------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------|--| | 1 | GND | Ground | | | 2 | C <sub>T</sub> | Timing capacitor for oscillator | | | 3 | RAMP | Non-inverting input to main comparator. Connected to current sense resistor for current mode | | | 4 | I <sub>LIM</sub> | Current limit sense pin. Normally connected to current sense resistor | | | 5 | E/A OUT | Output of error amplifier and input to PWM comparator | | | 6,7 | GND | Ground and substrate | | | 8 | INV | Inverting input to error amp | | | 9 | SOFT START | Normally connected to soft start capacitor | | | 10 | SHUTDOWN | Pulling this pin low puts the IC into a power down mode and turns off all outputs. This pin is internally pulled up to $V_{REF}$ . | | | 11 | R <sub>T</sub> | Resistor which sets discharge current for oscillator timing capacitor | | | 12 | RC <sub>RESET</sub> | Timing elements for Integrating fault detection and reset delay circuits | | | 13 | CLOCK | Oscillator output | | | 14 | R <sub>DELAY</sub> | Resistor to ground on this pin programs the amount of delay from the time an output turns off until its complementary output turns on | | | 15 | GND | Ground | | | 16 | A2 OUT | High current totem pole output A1 | | | 17 | A1 OUT | High current totem pole output A2 | | | 18,19 | GND | Ground and substrate | | | 20 | V <sub>CC</sub> | Positive supply for the IC | | | 21 | B2 OUT | High current totem pole output B1 | | | 22 | B1 OUT | High current totem pole output B2 | | | 23 | GND | Ground | | | 24 | V <sub>REF</sub> | Buffered output for the 5V voltage reference | | ## **Absolute Maximum Ratings** Absolute Maximum Ratings are those values, beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied. | Parameter | Min. | Max. | Units | |------------------------------------------------------------------------------------|-----------------|------------|--------| | V <sub>CC</sub> | | 30 | V | | Output Driver Current, Source or Sink DC Pulse (0.5 µs) | | 0.5<br>1.5 | A<br>A | | Analog Inputs ( $C_T$ , RAMP, $I_{LIM}$ , E/A OUT, INV, SOFT START, $RC_{RESET}$ ) | -0.3 | 6 | V | | CLOCK Output Current (R <sub>T</sub> ) | | -5 | mA | | Error Amplifier Output Current (E/A OUT) | | 5 | mA | | SOFT START Sink Current | | 50 | mA | | Oscillator Charging Current (C <sub>T</sub> ) | | -5 | mA | | Junction Temperature | | 150 | °C | | Storage Temperature Range | <del>-</del> 65 | 150 | °C | | Lead Temperature (Soldering 10 Sec) | | 260 | °C | | Thermal Resistance $(\theta_{JA})$ Plastic Power DIP | | 40 | °C/W | ## **Operating Conditions** | Parameter | Min. | Max. | Units | |-----------------------------|------|------|-------| | Operating Temperature Range | 0 | 70 | °C | ## **Electrical Characteristics** Unless otherwise specified, $V_{CC}$ = 15V, $R_T$ = 12.7k $\Omega$ , $C_T$ = 250pF, $R_{CLK}$ = 3k $\Omega$ , $R_{DELAY}$ = 5k $\Omega$ , $T_A$ = Operating Temperature Range (Note 1). | Parameter | Conditions | Min. | Тур. | Max. | Units | |----------------------------------|-------------------------------------------|------|------|------|-------| | Oscillator | Oscillator | | | | | | Initial Accuracy | T <sub>A</sub> =25°C | 410 | 450 | 525 | kHz | | Voltage Stability | 12V <v<sub>CC&lt;25V</v<sub> | | -0.3 | | %/V | | Temperature Stability | | | 0.2 | | % | | Total Variation | line, temp. | 375 | | 525 | kHz | | C <sub>T</sub> Discharge Current | V <sub>CT</sub> =2V | 4.7 | 5.5 | 6.3 | mA | | Clock Out High | | 2.4 | 3.1 | 6 | V | | Clock Out Low | | | 0 | 0.4 | V | | Ramp Peak | | 0 | 4.1 | | V | | Ramp Valley | | | 1.5 | 5 | V | | Ramp Valley to Peak | | 0 | 2.6 | 5 | V | | Reference | | | ! | | | | Output Voltage | T <sub>A</sub> =25°C, I <sub>O</sub> =1mA | 4.95 | 5.0 | 5.05 | V | | Line Regulation | 12V <v<sub>CC&lt;25V</v<sub> | -20 | 2 | 20 | mV | | Load Regulation | 1mA <i<sub>O&lt;10mA</i<sub> | -20 | 3 | 20 | mV | # **Electrical Characteristics** (continued) Unless otherwise specified, $V_{CC}$ = 15V, $R_T$ = 12.7k $\Omega$ , $C_T$ = 250pF, $R_{CLK}$ = 3k $\Omega$ , $R_{DELAY}$ = 5k $\Omega$ , $T_A$ = Operating Temperature Range (Note 1). | Parameter | Conditions | Min. | Тур. | Max. | Units | |----------------------------------------|----------------------------------------------------|------|------|-------|-------| | Temperature Stability | | | 0.2 | | mV/°C | | Total Variation | | 4.85 | | 5.15 | V | | Output Noise Voltage | 10Hz to 10kHz | | 50 | | mV | | Long Term Stability | T <sub>j</sub> =125°C, 1000 hrs | | 5 | 25 | mV | | Short Circuit Current | V <sub>REF</sub> =0V | -20 | -50 | | mA | | Error Amplifier | - | ' | | | | | Input Offset Voltage | | -40 | | 30 | mV | | Input Bias Current | | -3 | 0.6 | 3 | μA | | Input Offset Current | | | 0.1 | 1 | μA | | Open Loop Gain | 1 < V <sub>O</sub> < 4V | 70 | 75 | | dB | | PSRR | 12 < V <sub>CC</sub> < 25V | 65 | 80 | | dB | | Output Sink Current | V <sub>EA OUT</sub> = 1V | 1 | 3.2 | | mA | | Output Source Current | V <sub>EA OUT</sub> = 5.1V | -0.5 | -2.2 | -20 | mA | | Output High Voltage | $I_{EA\ OUT} = -0.5mA$ | 5.0 | 5.5 | 6.0 | V | | Output Low Voltage | I <sub>EA OUT</sub> = 1mA | | | 0.8 | V | | Unity Gain Bandwidth | | 2.0 | 2.8 | | MHz | | Slew Rate | | | 8.5 | | V/µs | | Phase Modulator | | , | ! | ! | ! | | RAMP Bias Current | $V_{RAMP} = 2.5V$ | | -1 | -10 | μA | | EA OUT Zero DC Threshold | $V_{RAMP} = 0V$ | 0.4 | 0.6 | 0.9 | V | | t <sub>PD</sub> , RAMP to Output | | | 50 | 80 | ns | | t <sub>DELAY</sub> | C <sub>L</sub> = 1nF | 99 | 200 | 250 | ns | | R <sub>DELAY Voltage</sub> | | 4 | 4.3 | 5V | V | | Soft Start | | • | | • | • | | Charge Current | V <sub>SOFT START</sub> = 4V | -15 | -25 | -30 | μA | | Discharge Current | V <sub>SOFT START</sub> = 1V | 10 | 20 | 30 | mA | | Current Limit/Shutdown | | | | | | | I <sub>LIM</sub> Bias Current | 0V < V <sub>ILIM</sub> < 4V | -10 | -1 | 10 | μA | | Current Limit Threshold | V <sub>SHUTDOWN</sub> = 0V | 0.92 | 1.02 | 1.12 | V | | t <sub>PD</sub> , I <sub>LIM</sub> | | | 50 | | ns | | RC <sub>RESET</sub> Shutdown Threshold | | 3.15 | 3.4 | 3.65 | V | | RC <sub>RESET</sub> Restart Threshold | | 1.0 | 1.3 | 1.6 | V | | RC <sub>RESET</sub> Charging Current | V <sub>ILIM</sub> =2V, V <sub>RCRESET</sub> = 1.5V | -400 | -523 | -1000 | μA | | SHUTDOWN Threshold | | 2.0 | 2.4 | 2.8 | V | | SHUTDOWN Input Bias Current | V <sub>SHUTDOWN</sub> = 0 | -100 | -25 | 10 | μA | ## **Electrical Characteristics** (continued) Unless otherwise specified, $V_{CC}$ = 15V, $R_T$ = 12.7k $\Omega$ , $C_T$ = 250pF, $R_{CLK}$ = 3k $\Omega$ , $R_{DELAY}$ = 5k $\Omega$ , $T_A$ = Operating Temperature Range (Note 1). | Parameter | Conditions | Min. | Тур. | Max. | Units | |-----------------------|----------------------------------------------------------------------------------|--------------|--------------|------------|-------| | Output | | | | | | | Output Low Level | I <sub>OUT</sub> = 20mA<br>I <sub>OUT</sub> = 200mA, T <sub>A</sub> = 25°C | | 0.1<br>0.7 | 0.4<br>2.8 | V | | Output High Level | $I_{OUT} = -20$ mA<br>$I_{OUT} = -20$ 0mA, $T_A = 25$ °C | 12.0<br>11.0 | 13.5<br>13.0 | | V | | Rise/Fall Time | CL = 1000pF | | 50 | 75 | ns | | Under-Voltage Lockout | | | • | | | | Start Threshold | | 15.5 | 16.5 | 17.2 | V | | Stop Threshold | | 9.25 | 10.2 | 10.7 | V | | Supply | | | | | | | Start Up Current | VCC<15.8V | | 3 | 4 | mA | | Icc | $V_{INV}$ = 4V, $V_{RAMP}$ = $V_{ILIM}$ = 0V, $C_L$ = 1nF, $T_A$ = 25°C (Note 2) | | 60 | 70 | mA | #### **Notes** - 1. Limits are guaranteed by 100% testing, sampling, or correlation with worst-case test conditions. - 2. $V_{CC}$ must be brought above the UVLO start voltage (17.2V) before dropping to $V_{CC}$ = 15V to ensure start-up. ## **Functional Description** #### **Phase Modulator** Power is controlled by modulating the switching phase on sides A and B of the full H-bridge converter (Figure 1). Power is delivered to the output through the transformer secondary. The power conversion process is described by the following sequence and illustrated by the timing diagram of Figure 2: - 1. A2 and B1 are high (Q1 and Q2 are on), beginning the power conversion cycle. - After the Φ MOD comparator trips, B1 goes low turning off Q2. The parasitic drain-to-source capacitances of Q2 and Q4 charge to +VIN. This forces the drain-to-source voltage across Q3 to 0V. - 3. B2 now goes high after $t_{DELAY}$ (set by $R_{DELAY}$ ). Since the voltage across Q3 is now 0V, B2 turns Q3 on at zero voltage. - 4. The CLOCK now goes high turning A2 off. During this period, Q1 and Q2 and Q4 are off. The transformer leakage current discharges the drain-to-source capacitance on Q4 until there is 0V across it. - 5. A1 will remain low for a period defined by t<sub>DELAY</sub>, then it goes high. The voltage across Q4 is now 0V as A1 turns it on at zero voltage. - 6. The previous sequence is now repeated with the opposite polarity on all outputs (see Figure 2). The above sequence is then repeated but with the opposite polarity on all outputs. Figure 1. Simplified diagram of Phase Modulated power Outputs Figure 2. Phase Modulation control waveforms (Shaded areas indicate a power cycle) The ML4818 can also be used in current mode by sensing load current on the RAMP input (pin 3). The four output delay timers are programmed via an external $R_{DELAY}$ resistor as shown below. This resistor value should be no less than $1k\Omega.$ Expressing $R_{DELAY}$ in $k\Omega$ the delay, in ns is: $$T_{DELAY} = \langle 33 \times R_{DELAY} \rangle + 45 \tag{1}$$ The ML4818 contains special logic circuits to provide for voltage mode feed-forward and lock out long pulses into the internal logic. This prevents instability from occuring when the $\Phi$ Comparator trips in voltage mode. Figure 3. Voltage Feed-Forward Circuit The collector of $Q_R$ in figure 3 is high only during a power cycle. When the power cycle terminates, RAMP is pulled low. In voltage mode operation, a capacitor is connected from RAMP to GND with a resistor from RAMP to $V_{\rm IN}$ to provide input voltage feed forward. #### Oscillator The ML4818 oscillator charges the external capacitor, $C_{\rm T}$ with a current $(I_{\rm SET})$ equal to $5/R_{\rm T}$ . When the $C_{\rm T}$ voltage reaches the upper threshold (Ramp Peak), the comparator changes state, turning on the current sink which discharges $C_{\rm T}$ to the lower threshold (Ramp Valley). The $C_{\rm T}$ pin is clamped to Ramp Valley by Q1 (Figure 5) to prevent inaccuracy due to undershoot on $C_{\rm T}$ . To use the CLOCK output for driving external synchronization circuitry, a pull-down resistor is required from CLOCK to GND. Figure 4. Ocillator Timing Diagram Figure 5. Ocillator Block Diagram For frequencies of less than 500kHz, oscillator frequency can be set by using the following formulae: $$f_{OSC} = \frac{1}{0.52C_TR_T + 500C_T}$$ (2) #### **Error Amplifier** The ML4818 error amplifier is a 2.5 MHz bandwidth, $8.5 V/\mu s$ slew rate op-amp with provision for limiting the positive output voltage swing (output inhibit line) to implement the soft start function. The error amplifier output source current is limited to 4.5 mA. Figure 6. Error Amplifier Open-Loop Gain and Phase vs. Frequency Figure 7. Power Driver Simplified Schematic Figure 8. Output Drive Saturation Voltage vs. Output Current Figure 9. Output Rise/Fall Time #### **Output Driver Stage** The ML4818 has four high current high speed totem pole output drivers each capable of 1.5A peak output, designed to quickly switch the gates of capacitive loads, such as power MOSFET transistors. Figure 8 illustrates the saturation characteristics of the ouput drive transistors shown in Figure 7. Typical rise and fall time characteristics of the output drivers are illustrated with capacitive loads of 1nF and 10nF in Figure 9. #### **Current Limit, Fault Detection and Soft Start** Current limit is implemented when the current sensed on $I_{\rm LIM}$ reaches the 1V limit. At this point, the PWM cycle is terminated. The flip flop (Figure 10) turns on the current source to charge $C_{\rm RST}$ and remains on for the duration of the clock period. When $C_{\rm RST}$ has charged to 3.4V, a soft start reset occurs. The number of times the PWM cycle is terminated due to over-current is "remembered" on $C_{\rm RST}$ . Over time, $C_{\rm RST}$ is discharged by $R_{\rm RST}$ providing a measure of "forgetting" when the over-current condition no longer occurs. This integrating fault detection is useful in differentiation between short circuit and load surge conditions. Figure 10. Over-Current, Soft-Start, and Integrating Fault Detect Circuits Since the per cycle charge on $RC_{RESET}$ is proportional to how early in the power cycle the over-current occurs, a reset will occur more quickly under output short circuit conditions (Figures 11a and 11b) than during a load surge (Figures 11c and 11d). When the soft start reset occurs, the output is inhibited and the soft start capacitor is discharged. The output will remain off until $C_{RST}$ discharges to 1.3V through $R_{RST}$ , providing a reset delay. When the IC restarts, the error amplifier output voltage is limited to the voltage at SOFT START, thus limiting the duty cycle. #### **Under-Voltage Lockout** On power up, when $V_{CC}$ is below 16V, the IC draws very little current (1.1mA typ.) and $V_{REF}$ is disabled. When $V_{CC}$ rises above 16V, the IC becomes active and $V_{REF}$ is enabled and will stay in that condition until $V_{CC}$ falls below 10.2V. (see Figure 12). Figure 11a, 11b. I<sub>LIMIT</sub> and Resulting RC<sub>RESET</sub> Waveforms During Short Circuit Figure 11c, 11d. I<sub>LIMIT</sub> and Resulting RC<sub>RESET</sub> Waveforms During Load Surge Figure 12. Under-Voltage Lockout and Reference Circuits Figure 13. Supply Current vs. Temperature (°C) #### **Thermal Information** The ML4818 is offered in a Power DIP package. This package features improved thermal conduction through the lead-frame. Much of the heat is conducted through the center 4 grounded leads. Thermal dissipation can be improved with this package by using copper area on the board to function as a heat sink. Increasing this area can reduce the $\theta_{\rm JA}$ (see figures 14 and 15), increasing the power handling capability of the package. Additional improvement may be obtained by using an external heat sink (available from Staver). ## Figure 14. PC Board Copper Area Used as a Heat Sink 13 ## **Applications** The application circuit shown in Figure 16 features the ML4818 in a primary-side controlled voltage mode application with voltage feed-forward. Input voltage is rectified 120VAC (nominal). Feed-forward is provided by the RAMP pin via the resistor connected to the high voltage input. Current is sensed through sense transformer T4. Figure 15. $\theta_{JA}$ as a Function of I (see figure 15) Figure 16. Offline Full Bridge Converter # **Mechanical Dimensions** inches (millimeters) ## **Ordering Information** | Part Number | Temperature Range | Package | |-------------|-------------------|-----------------| | ML4818CP | 0°C to 70°C | Power DIP (P24) | #### **DISCLAIMER** FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. #### LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: - Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user. - A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.