## **MP3275**

Fault Protected 16 Channel, 12-Bit Data Acquisition Subsystem



#### **FEATURES**

- Fault Protected 16-Channel 12-Bit A/D Converter with Sample & Hold, Reference, Clock and 3-State Outputs
- Fast Conversion, less than 15μS
- 2's Complement and Serial Data Output
- Remote Analog Ground Sensing
- Overvoltage Protected Input (±50 V over the Supply Voltages)
- Precision Reference for Long Term Stability and Low Gain T.C.
- Guaranteed Linearity Over Temperature
- Guaranteed Performance at +12/-5 V, ±12 & ±15 V
- Low Power (7 mW per Channel Typical)
- Parallel Version: MP3276
- 32 Channel Version: MP3274

#### **GENERAL DESCRIPTION**

The MP3275 is a complete 16-channel, 12-bit Data Acquisition Subsystem with serial data port. Implemented using an advanced BiCMOS process, the converter combines a 16-channel passive overvoltage-protected multiplexer instrumentation amp, a sample & hold, a SAR, a 12-bit decoded D/A, a comparator, a precision reference and the control logic to achieve an accurate conversion in less than 15μs, and a mux/instrumentation amp settling period of less than 10μs.

A unique input design provides input overvoltage protection to  $\pm 50$  V over the supply voltages. The circuit design can allow

for an overvoltage condition on unselected channels without disrupting the measured channel or operation of the MP3275! The internal 4 V reference has sufficient output current to provide other system reference needs. Precision thin film scaling and offset resistors are laser trimmed to provide for less than 2 LSB INL for  $\pm 10$  V inputs on all channels.

In addition, the MP3275 will output either full scale (0111 ....) for overrange and – full scale (1000....) for underrange conditions. This greatly simplifies microprocessor software development.

#### SIMPLIFIED BLOCK DIAGRAM





#### **ORDERING INFORMATION**

| Package | Temperature  | Part No. | DNL   | INL   |
|---------|--------------|----------|-------|-------|
| Type    | Range        |          | (LSB) | (LSB) |
| PQFP    | –40 to +85°C | MP3275AE | ±2    | ±2    |

### **PIN CONFIGURATIONS**



44 Pin PQFP Q44



### **PIN OUT DEFINITIONS**

| PIN NO. | NAME               | DESCRIPTION                          |
|---------|--------------------|--------------------------------------|
|         | IVAIIL             |                                      |
| 1       | $V_{EE}$           | – Analog Supply. –4.75 To – 16.5     |
| 2       | A <sub>IN</sub> 12 | Channel 12 Analog Input, 1100        |
| 3       | A <sub>IN</sub> 13 | Channel 13 Analog Input, 1101        |
| 4       | A <sub>IN</sub> 14 | Channel 14 Analog Input, 1110        |
| 5       | A <sub>IN</sub> 15 | Channel 15 Analog Input, 1111        |
| 6       | GNDREF             | + Input To Mux / Instrumentation Amp |
| 7       | AGND               | A/D Section Analog Ground            |
| 8       | REF                | Reference Output                     |
| 9       | AGND <sub>3</sub>  | Reference Analog Ground              |
| 10      | DGND               | Digital Logic And Output Ground      |
| 11      | SDC                | Serial Data Clock                    |
| 12      | N/C                | No Connection                        |
| 13      | N/C                | No Connection                        |
| 14      | N/C                | No Connection                        |
| 15      | N/C                | No Connection                        |
| 16      | SDO                | Serial Data Out                      |
| 17      | STS                | Conversion Status, Converting=1      |
| 18      | STL                | Input Settling Period State = 1      |
| 19      | DGND               | Digital Gnd, Low Current             |
| 20      | RD                 | Enable Serial Data Out               |
| 21      | CS                 | Chip Select                          |
| 22      | WR                 | Input Address And Conversion Control |
|         |                    |                                      |

| PIN NO. | NAME               | DESCRIPTION                                          |
|---------|--------------------|------------------------------------------------------|
| 23      | ADEN               | Address Update Enable=1, Ignore=0                    |
| 24      | AB3                | Input Address Bit 3, (MSB)                           |
| 25      | AB2                | Input Address Bit 2                                  |
| 26      | AB1                | Input Address Bit 1                                  |
| 27      | AB0                | Input Address Bit 0, (LSB)                           |
| 28      | $V_{DD}$           | Digital Logic & Output Supply, +4.75 to + 5.25 Volts |
| 29      | V <sub>CC</sub>    | Analog + Supply, +11.4 to + 16.5 Volts               |
| 30      | A <sub>IN</sub> 0  | Channel 0 Analog Input, 0000                         |
| 31      | A <sub>IN</sub> 1  | Channel 1 Analog Input, 0001                         |
| 32      | A <sub>IN</sub> 2  | Channel 2 Analog Input, 0010                         |
| 33      | A <sub>IN</sub> 3  | Channel 3 Analog Input, 0011                         |
| 34      | N/C                | No Connection                                        |
| 35      | A <sub>IN</sub> 4  | Channel 4 Analog Input, 0100                         |
| 36      | A <sub>IN</sub> 5  | Channel 5 Analog Input, 0101                         |
| 37      | A <sub>IN</sub> 6  | Channel 6 Analog Input, 0110                         |
| 38      | A <sub>IN</sub> 7  | Channel 7 Analog Input, 0111                         |
| 39      | AGND <sub>2</sub>  | Agnd For Input Mux Section                           |
| 40      | A <sub>IN</sub> 8  | Channel 7 Analog Input, 1000                         |
| 41      | N/C                | No Connection                                        |
| 42      | A <sub>IN</sub> 9  | Channel 9 Analog Input, 1001                         |
| 43      | A <sub>IN</sub> 10 | Channel 10 Analog Input, 1010                        |
| 44      | A <sub>IN</sub> 11 | Channel 11 Analog Input, 1011                        |



### **ELECTRICAL CHARACTERISTICS TABLE**

Unless Otherwise Specified:  $V_{DD}$  = 5 V,  $V_{CC}$  = 15 V,  $V_{EE}$  = -15 V, GNDRef = 0 V,  $T_A$  = 25°C

| Parameter                                                                                                                                                                                                                                   | Symbol                                                | Min               | 25°C                   | Mov             | Tmin to            | Tmax<br>Max      | Units                       | Test Conditions/Comments                                     |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|-------------------|------------------------|-----------------|--------------------|------------------|-----------------------------|--------------------------------------------------------------|
|                                                                                                                                                                                                                                             | _                                                     |                   | Тур                    | Max             | IVIIII             |                  | Ullits                      |                                                              |
| Resolution (All Grades)                                                                                                                                                                                                                     | N                                                     | 12                |                        |                 |                    | 12               |                             | Bits                                                         |
| KEY FEATURES                                                                                                                                                                                                                                |                                                       |                   |                        |                 |                    |                  |                             |                                                              |
| Resolution<br>Conversion Time, Per Channel                                                                                                                                                                                                  | t <sub>CONVR</sub>                                    | 12                |                        | 15              |                    | 12<br>15         | Bits<br>μs                  |                                                              |
| ACCURACY (A Grade) <sup>1</sup>                                                                                                                                                                                                             |                                                       |                   |                        |                 |                    |                  |                             | Refer to <i>Table 6</i> . for output coding                  |
| Differential Non-Linearity<br>Integral Non-Linearity                                                                                                                                                                                        | DNL<br>INL                                            |                   | 3/4<br>1               | 2 2             |                    | 2<br>2           | LSB<br>LSB                  | Best Fit Line<br>(Max INL – Min INL)/2                       |
| Zero Code Error<br>Full Scale Error                                                                                                                                                                                                         | EZS<br>EFS                                            |                   | 2<br>0.1               | ±5<br>±0.35     |                    | ±10<br>±0.5      | LSB<br>%                    | fff to 000 [hex] transition<br>V <sub>REF</sub> IN = 4.000 V |
| POWER SUPPLY REJECTION                                                                                                                                                                                                                      |                                                       |                   |                        |                 |                    |                  |                             | Max change in Full Scale<br>Calibration                      |
| $V_{CC} = 15 \text{ V} \pm 1.5 \text{ V or } 12 \text{ V}$ $\pm 0.6 \text{ V}$ $V_{DD} = 5 \text{ V} \pm 0.25 \text{ V}$ $V_{EE} = -15 \text{ V} \pm 1.5 \text{ V or }$ $-12 \text{ V} \pm 0.6 \text{ V}$ $-5 \text{ V} \pm 0.25 \text{ V}$ |                                                       |                   |                        | ±1<br>±2<br>±1  |                    | ±1<br>±2.5<br>±1 | LSB<br>LSB<br>LSB           |                                                              |
| REFERENCE VOLTAGES                                                                                                                                                                                                                          |                                                       |                   |                        |                 |                    |                  |                             |                                                              |
| Voltage Output<br>Ref. Source Current<br>Ref. Sink Current                                                                                                                                                                                  | V <sub>REF(+)</sub>                                   | 3.975<br>3.0      | 4.0<br>4.0<br>20       | 4.025           | 3.970<br>3.0       | 4.030            | V<br>mA<br>μA               |                                                              |
| ANALOG INPUT                                                                                                                                                                                                                                |                                                       |                   |                        |                 |                    |                  |                             |                                                              |
| Input Voltage Range <sup>3</sup><br>Ground Reference                                                                                                                                                                                        | V <sub>IN</sub><br>GND Ref.                           | -10               |                        | 10              | -10                | 10               | V                           |                                                              |
| CM Range <sup>2</sup> CM RR Input Resistance Input Capacitance <sup>2</sup> Aperture Delay <sup>2</sup>                                                                                                                                     | R <sub>IN</sub><br>C <sub>IN</sub><br>t <sub>AP</sub> | –3<br>100         | TBD<br>130<br>5<br>180 | +3              | –3<br>100          | 3                | $V$ LSB/V $k\Omega$ pF $ns$ | From WR low to high after STL<br>high to low                 |
| Channel-to-Channel Isolation <sup>2</sup>                                                                                                                                                                                                   |                                                       |                   | -80                    | -70             |                    |                  | dB                          | DC                                                           |
| DIGITAL INPUTS WR, RD AB0-AB4, ADEN, SDC                                                                                                                                                                                                    |                                                       |                   |                        |                 |                    |                  |                             |                                                              |
| Logical "1" Voltage<br>Logical "0" Voltage<br>Leakage Currents <sup>4</sup><br>Input Capacitance <sup>2</sup>                                                                                                                               | V <sub>IH</sub><br>V <sub>IL</sub><br>I <sub>IN</sub> | 2.4<br>-0.5<br>-5 | 5                      | 5.5<br>0.8<br>5 | 2.4<br>-0.5<br>-10 | 5.5<br>0.8<br>10 | V<br>V<br>μΑ<br>pF          | $V_{\mathrm{IN}}$ =GND to $V_{\mathrm{DD}}$                  |



## **ELECTRICAL CHARACTERISTICS TABLE (CONT'D)**

| <b>.</b>                                                                                            |                                                       |                        | 25°C                 |                                              | Tmin to                |                                              |              | 0 11/1                                                                     |
|-----------------------------------------------------------------------------------------------------|-------------------------------------------------------|------------------------|----------------------|----------------------------------------------|------------------------|----------------------------------------------|--------------|----------------------------------------------------------------------------|
| Description                                                                                         | Symbol                                                | Min                    | Тур                  | Max                                          | Min                    | Max                                          | Units        | Conditions                                                                 |
| DIGITAL OUTPUTS (Data Format 2's Complement) SDO, STS, STL                                          |                                                       |                        |                      |                                              |                        |                                              |              | C <sub>OUT</sub> =15 pF                                                    |
| Logical "1" Voltage<br>Logical "0" Voltage<br>Tristate Leakage                                      | V <sub>OH</sub><br>V <sub>OL</sub><br>I <sub>OZ</sub> | 4.0<br>-5              |                      | 0.4<br>5                                     | 2.4<br>-5              | 0.4<br>5                                     | V<br>V<br>μΑ | $I_{SOURCE}$ = 0.5 mA<br>$I_{SINK}$ = 1.6 mA<br>$V_{OUT}$ =GND to $V_{DD}$ |
| POWER SUPPLIES  Operating Range  VDD  VCC  VEE  Operating Current  IDD  ICC  IEE  Power Dissipation |                                                       | +4.5<br>+11.4<br>-4.75 | 2<br>5<br>1.5<br>110 | +5.5<br>+16.5<br>-16.5<br>7<br>8<br>3<br>200 | +4.5<br>+11.4<br>-4.75 | +5.5<br>+16.5<br>-16.5<br>7<br>8<br>3<br>200 | V            | Tested at -11.4 and -16.5 only                                             |

#### **NOTES**

- Tester measures code transitions by dithering the voltage of the analog input (V<sub>IN</sub>). The difference between the measured and the ideal code width is the DNL error. The INL error is the maximum distance (in LSB's) from the best fit line to any transition voltage
- Guaranteed. Not tested.
- All channel input pins and ground reference pin have protection which becomes active above  $\pm 60$  V.
- <sup>4</sup> All digital inputs have diodes to V<sub>DD</sub> and AGND. Input DC currents will not exceed specified limits for any input voltage between AGND and V<sub>DD</sub>.

#### Specifications are subject to change without notice

## ABSOLUTE MAXIMUM RATINGS (TA = +25°C unless otherwise noted)<sup>1, 2</sup>

| V <sub>CC</sub> to AGND                                                 | REF OUT Indefinite short to DGND,  Momentary short to V <sub>CC</sub> Maximum Junction Temperature 150°C |
|-------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|
| $V_{DD}$ to AGND                                                        | Package Power Dissipation Rating to 75°C PQFP                                                            |
| Analog Inputs (A <sub>IN</sub> 0 – A <sub>IN</sub> 15, GND REF) to AGND | Lead Temperature, Soldering                                                                              |

#### **NOTES:**

Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation at or above this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability.

Any input pin which can see a value outside the absolute maximum ratings should be protected by Schottky diode clamps (HP5082-2835) from input pin to the supplies. *All logic inputs have protection diodes* which will protect the device from short transients outside the supplies of less than 100mA for less than 100µs.





#### PRODUCT INFORMATION

#### **Basic Description**

The MP3275 is a fault protected data acquisition subsystem available in monolithic form. This product contains all of the circuitry necessary to acquire 16 channels of quasi differential or single-ended analog signals at  $\pm 10~\rm V$  input range and 15kHz bandwidth. Connections to power, the analog input signals and the digital system are all that is required. The MP3275's input circuitry is protected against active input signals present with the MP3275 power off. This is also the case for any channel exceed-

ing the MP3275 analog input dynamic range without interfering with the channel being digitized. The channel address and channel conversion can be managed in two ways: random channel conversion or same channel conversion. Circuitry on the chip adds a MUX/instrumentation amp settling delay of  $10\mu s$  max, when a new channel is selected (ADEN = 1). Conversion start is initiated without delay for the single-channel case (ADEN = 0). Data is available in serial format.

#### **TIMING**

#### **Control and Timing Considerations**

The MP3275 can be operated in the stand-alone mode, with one line for control and everything else hard-wired; or under microprocessor control, where changes can be made dynamically. There are 4 control lines: ADEN, WR, CS and RD with their functions described in *Table 1*.

| <u>cs</u>                  | WR                                                                | RD                         | ADEN                       | Data                                         | STL                        | STS                        | Comments                                                                                                                                                                                                                                             |  |  |  |  |  |
|----------------------------|-------------------------------------------------------------------|----------------------------|----------------------------|----------------------------------------------|----------------------------|----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| ADC (                      | ADC Channel Select and Start Convert (See Figure 1. and Table 2.) |                            |                            |                                              |                            |                            |                                                                                                                                                                                                                                                      |  |  |  |  |  |
| 1<br>0<br>0<br>0<br>0<br>0 | X<br>→<br>0<br>↑<br>1                                             | X<br>1<br>1<br>1<br>1<br>1 | X<br>0<br>1<br>X<br>X<br>X | —<br>Hi-Z<br>Hi-Z<br>Hi-Z<br>Hi-Z<br>Hi-Z    | 0<br>0<br>↑<br>1<br>0<br>0 | 0<br>0<br>0<br>0<br>1      | No operation No operation if ADEN = 0 Input MUX channel selected, STL set on WR falling edge MUX select disabled Start convert on WR rising edge Start convert on STL falling edge STS goes low at end of conversion                                 |  |  |  |  |  |
| Read                       | ADC Da                                                            | ata <i>(See</i>            | Figure                     | 2. and Table                                 | 3.)                        |                            |                                                                                                                                                                                                                                                      |  |  |  |  |  |
| 0<br>0<br>0<br>0<br>0      | 1<br>X<br>X<br>1<br>X<br>1<br>X<br>1<br>Y                         | ↓<br>0<br>↑<br>X<br>0<br>0 | X<br>X<br>X<br>X<br>X<br>O | —<br>ADC<br>Hi-Z<br>Hi-Z<br>Last ADC<br>Hi-Z | 0<br>0<br>0<br>0<br>1<br>0 | 0<br>0<br>0<br>1<br>0<br>↑ | SDO enabled Data from previous conversion on SDO SDO disabled SDO/RD disabled while STS high Data from last conversion on SDO STL, MUX select disabled with ADEN = 0, SDO disabled on STS rising edge New data appears on SDO on falling edge of STS |  |  |  |  |  |

Note 1: If  $\overline{RD}$  = 1, SDO remain high impedance. It is recommended that  $\overline{RD}$  will not change during a conversion in order to reduce noise. It is further recommended that  $\overline{RD}$  = 1 during conversion to reject any noise present on the SDO.

**Table 1. Logic Truth Table** 





The MP3275 is easily interfaced to a wide variety of digital systems. Discussion of the timing requirements of the MP3275 control signals follows.

*Figure 1.* shows a complete timing diagram for the MP3275 convert start operation.

WR is used to initiate a conversion.

A conversion is started by taking  $\overline{WR}$  low, then high again (conversion is enabled on the rising edge of  $\overline{WR}$ ). There are two possible conditions that will affect conversion timing.

- 1. ADEN = 1. At the falling edge of WR, the input channel is determined by the data present on the address bits. The track and hold begins to settle after which STL returns low, indicating that the multiplexer, buffer amp, and sample/hold have settled to less than 1/2 LSB of final value. If the rising edge of WR returns high prior to STL going low, conversion will begin on the falling edge of STL. If the rising edge of WR is delayed until after STL returns low, the input signal is sampled and the conversion is started at the rising edge of WR giving the user better control of the sampling time.
- ADEN = 0. At the falling edge of WR the data present at the address is ignored and the channel selected during the pre-

vious conversion remains selected. In this case the track and hold settling time is omitted and STL never goes high. At the rising edge of  $\overline{WR}$  the input signal is sampled, and conversion is started.

There are two possible states that the data output could be in during a conversion.

- If RD is held high during a conversion the output would remain high impedance throughout the conversion. This is the preferred method of operation as any noise present on SDO is rejected.
- If RD is held low during a conversion, the data present SDO will be from the previous conversion until the present conversion is completed, when STS returns low. The data from the new conversion will be available through SDO. The state of RD should not change during a conversion.

Once a conversion is started and the STL or STS line goes high, convert start commands will be ignored until the conversion cycle is completed. The SDO output buffer cannot be enabled during conversion. In addition, all input and output changes during conversion can introduce noise, and should be avoided when possible.

| ADC Write Timing                                                                        | Time<br>Interval                                                     | 25°C         | Tmin to Tmax      | Limits                               | Comments/Test Conditions                                  |
|-----------------------------------------------------------------------------------------|----------------------------------------------------------------------|--------------|-------------------|--------------------------------------|-----------------------------------------------------------|
| ADC Control Timing                                                                      |                                                                      |              |                   |                                      |                                                           |
| Address to WR Set-Up Time Address to WR Hold Time WR Pulse Width ADEN to WR Set-Up Time | t <sub>3</sub><br>t <sub>4</sub><br>t <sub>5</sub><br>t <sub>6</sub> | 0<br>0<br>80 | 0<br>0<br>80<br>0 | ns min<br>ns min<br>ns min<br>ns min |                                                           |
| ADC Conversion Timing                                                                   |                                                                      |              |                   |                                      |                                                           |
| WR to STL ↑ Delay                                                                       | t <sub>7</sub>                                                       | 150          | 150               | ns max                               | Load ckt of Figure 5, C <sub>L</sub> = 20 pF,<br>ADEN = 1 |
| STL High (Settling Period)                                                              | t <sub>8</sub>                                                       | 10           | 15                | μs max                               | Load ckt of Figure 5, C <sub>L</sub> = 20 pF              |
| STL to STS Low (Converting)                                                             | t <sub>9</sub>                                                       | 15           | 20                | μs max                               | Load ckt of Figure 5, C <sub>L</sub> = 20 pF              |
| WR to STS High (ADEN = 0)                                                               | t <sub>12</sub>                                                      | 200<br>15    | 250<br>20         | ns max                               | STL = 0 when ADEN = 0                                     |
| WR to STS Low (ADEN = 1) STS High to SDO Relinquish Time                                | t <sub>10</sub><br>t <sub>13</sub>                                   | 150          | 150               | μs max<br>ns max                     | Load ckt of Figure 4                                      |
| STS Low to Data Valid (RD = 0)                                                          | t <sub>14</sub>                                                      | 50           | 50                | ns max                               | Load ckt of Figure 3, C <sub>L</sub> = 20 pF              |

Table 2. ADC Write Timing (See Figure 1.)







Figure 1. Timing for ADC Channel Select Start Conversion

| ADC Read Timing                   | Time<br>Interval | 25°C       | Tmin to Tmax | Limits           | Comments/Test Conditions                                                                                        |
|-----------------------------------|------------------|------------|--------------|------------------|-----------------------------------------------------------------------------------------------------------------|
| RD to Data Valid Delay            | t <sub>17</sub>  | 100<br>150 | 150<br>200   | ns max<br>ns max | Load ckt of <i>Figure 3.</i> , C <sub>L</sub> = 20 pF<br>Load ckt of <i>Figure 3.</i> , C <sub>L</sub> = 100 pF |
| SDO Relinquish Time after RD High | t <sub>18</sub>  | 100        | 150          | ns max           | Load ckt of Figure 4.                                                                                           |
| RD Pulse Width                    | t <sub>19</sub>  | 100        | 150          | ns min           |                                                                                                                 |

Table 3. ADC Read Timing (See Figure 2.)



Figure 2. Timing for ADC Read







Figure 3. Load Circuit for Data Access Time Test

Figure 4. Load Circuit for Bus Relinquish Time Test



Figure 5. Load Circuit for WR to STS Delay

#### **Serial Data Output**

The serial data output sequence is MSB (DB11) first to LSB (DB0) last. The MSB (DB11) data bit appears at SDO when STS goes low. The second most significant bit appears at SDO on the SDC high-to-low transition next. The LSB (DB0) is present at SDO on the 11th SDC high-to-low transition.

Further information regarding serial control and timing is shown in *Figure 6., Table 4.* and *Table 5.* 

For a minimum interconnect serial environment, the channel address state can be generated in at least two ways, using an address counter, or using an address serial to parallel converter. WR can then be used as the counter clock or shift register load signal as well as the A/D converter start convert signal on the rising edge. (Note that the falling edge loads the address present at the address port.)



SDC should be in a high state during the STS high period. SDC can make the first high to low transition after t21.

Figure 6. Serial Data Mode Timing



| Serial Data Output Timing                                                                 | Time<br>Interval                                | 25°C            | Tmin to Tmax    | Limits                     | Comments/Test Conditions                                                              |
|-------------------------------------------------------------------------------------------|-------------------------------------------------|-----------------|-----------------|----------------------------|---------------------------------------------------------------------------------------|
| STS low to SDO Valid,  RD = 0  Minimum clock high pulse width SDC low to data valid delay | t <sub>20</sub> t <sub>21</sub> t <sub>22</sub> | 50<br>50<br>150 | 50<br>80<br>200 | ns max<br>ns max<br>ns max | Load Ckt 4 of <i>Figure 3</i> .  Load ckt of <i>Figure 3</i> ., C <sub>L</sub> = 20pF |
| ·                                                                                         |                                                 | 200             | 250             | ns max                     | Load ckt of <i>Figure 3.</i> , C <sub>L</sub> = 100pF                                 |

Table 4. Serial Data Output Mode Timing (See Figure 6.)

| WR                                        | RD                                   | ADEN                                 | Data                                 | STL                        | STS                                  | DB0/SDC                                   | Comments                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |
|-------------------------------------------|--------------------------------------|--------------------------------------|--------------------------------------|----------------------------|--------------------------------------|-------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| ADC                                       | ADC Channel Select and Start Convert |                                      |                                      |                            |                                      |                                           |                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |
| ↓<br>↓<br>0<br>↑<br>1                     | 1<br>1<br>1<br>1<br>1                | 0<br>1<br>X<br>X<br>X                | Hi-Z<br>Hi-Z<br>Hi-Z<br>Hi-Z<br>Hi-Z | 0<br>↑<br>1<br>0<br>↓<br>0 | 0 0 0 ← ← →                          | X<br>X<br>X<br>X                          | No operation if ADEN = 0 Input MUX channel selected, STL set on falling edge of WR MUX select disabled Start convert on WR rising edge Start convert on STL falling edge STS goes low at end of conversion                                                                                                                                               |  |  |  |  |  |
| Read                                      | ADC D                                | ata (See                             | Figure 6. a                          | nd Table                   | e <i>4.</i> )                        |                                           |                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |
| 1<br>X<br>X<br>X<br>X<br>X<br>X<br>T<br>T |                                      | X<br>X<br>X<br>X<br>X<br>X<br>X<br>X | — MSB (DB11)                         | 0 0 0 0 0 0 0 0 0 0 0 0    | 0<br>0<br>0<br>0<br>0<br>0<br>1<br>↑ | 1<br>1<br>↓<br>0<br>↑<br>↓<br>X<br>X<br>1 | Serial output (SDO) and serial clock input (SDC) enabled MSB data available at SDO Next significant bit shifted out to SDO No Operation No Operation Next significant bit shifted out to SDO Data outputs/SDC input disabled Data outputs/RD disabled when STS = 1 STL, MUX select disabled when ADEN = 0 New data appears at SDO on falling edge of STS |  |  |  |  |  |

Note 1: If  $\overline{RD}$  = 1, data outputs remain high impedance. It is recommended that  $\overline{RD}$  will not change during a conversion in order to reduce noise. It is further recommended that  $\overline{RD}$  = 1 during conversion to reject any noise present on the data bus.

Table 5. Logic Truth Table - Serial Data Output

|      | 2's Cor | nplement Outp | Ideal Transition Voltage |      |            |                 |
|------|---------|---------------|--------------------------|------|------------|-----------------|
| 0111 | 1111    | 1110 (7fe) to | 0111                     | 1111 | 1111 (7ff) | +FS – 1 1/2 LSB |
| 0000 | 0000    | 0000 (000) to | 0000                     | 0000 | 0001 (001) | 0 V +1/2 LSB    |
| 1111 | 1111    | 1111 (fff) to | 0000                     | 0000 | 0000 (000) | 0 V −1/2 LSB    |
| 1000 | 0000    | 0000(800) to  | 1000                     | 0000 | 0001 (801) | -FS +1/2 LSB    |

Table 6. Key Output Codes vs. Input Voltage (2's Complement Code)





#### APPLICATION INFORMATION

The MP3275 is a complete A/D converter system, with its own built-in reference and clock. It may be used by itself ("standalone" operation), or it may be interfaced with a microprocessor.

Successful application of the MP3275 requires careful attention to four main areas:

- 1) Physical layout.
- 2) Connection/Trimming according to mode of operation.
- 3) Conditioning of input signals.
- 4) Control and Timing considerations.

#### **Physical Layout**

The 12-bit accuracy of the MP3275 represents a dynamic range of 72dB. Precautions must be taken to avoid any interfering signals, whether conducted or radiated, to assure that this is not degraded.

- Avoid placing the chip and its analog signals near logic traces. In general, using a double sided printed circuit card with a good ground plane on the component side is recommended. Routing analog signals between ground traces will help isolate digital control logic. If these lines cross, do so at right angles. The GND Ref. is the positive terminal of the MUX/Instrumentation amplifier and will provide common mode noise rejection. It should be close to and shielded together with the channel inputs in order to take advantage of this feature.
- Power supplies should be quiet and well regulated. Grounds should be tied together at the package and back to the system ground with a single path. Bypass the supplies at the device with a 0.01 to 0.1μF ceramic cap and a 10-47 μF tantalum type, in parallel.

#### "Stand-Alone" Operation

The MP3275 can be used in "stand-alone" operation, which is useful in systems not requiring full computer bus interface capability.

For this operation,  $\overline{CS}=0$ , ADEN = 1, and conversion is controlled by  $\overline{WR}$ . The 3-state buffer SDO is enabled when  $\overline{RD}$  goes low. There are two possible conditions that the 3-state buffer could be in during a conversion. If  $\overline{RD}$  goes low prior to  $\overline{WR}$  the output buffer is enabled and the data from the previous conversion is available at the outputs during STL = 1. At the end of the present conversion which is initiated at the rising edge of  $\overline{WR}$ , STS returns low and the new conversion result is placed on the output data buffer.

If  $\overline{WR}$  goes low prior to  $\overline{RD}$ , the data buffer remains in a high impedance state and conversion is initiated at the rising edge of  $\overline{WR}$ . Upon the end of the conversion the STS returns low and the conversion result is placed on the output data buffers.

#### **Ground Reference**

The ground reference pin can be used for remote ground sensing of a common mode input signal with a maximum 6 V p-p around AGND.

This common input can also be used to dither each input's "zero". By averaging multiple conversions digitally, higher resolution for each input conversion can be obtained. Patterns for this dither can be a ramp, a stair step, or white noise.



Figure 7. Equivalent Input Circuit

#### **Quasi Differential Sampling**

#### Method 1

For remote ground sensing where the remote ground does not change more than  $\pm 3$  V from the A/D ground, connect GND Ref to the remote ground.

#### Method 2

Where Method 1 applies to each channel or group of channels, add a mux to allow connecting the appropriate ground to GND Ref.

#### Method 3

Use two parts. Tie both GND Ref pins together and connect this node to the "common" remote GND. Control the sample point by connecting each STL through an "OR" gate whose output is "NAND" connect with WR (inverted  $\overline{WR}$ ). Use this output as  $\overline{WR}$  to both  $\overline{WR}$  inputs. By controlling the  $\overline{WR}$ , sample delay differences between the two converters is minimized. Two parts from the same date code will further minimize this difference. Treat one A/D as the (+) terminal and the other as the (–) terminal of the differential signal. Now the difference can be taken digitally.



## 44 LEAD PLASTIC QUAD FLAT PACK (14mm x 14mm PQFP, METRIC) Q44



|                          | MILLIMETERS |       | INCHES    |       |
|--------------------------|-------------|-------|-----------|-------|
| SYMBOL                   | MIN         | MAX   | MIN       | MAX   |
| А                        | _           | 3.15  | _         | 0.124 |
| A <sub>1</sub>           | 0.25        | _     | 0.01      | _     |
| A <sub>2</sub>           | 2.6         | 2.8   | 0.102     | 0.110 |
| В                        | 0.3         | 0.4   | 0.012     | 0.016 |
| С                        | 0.13        | 0.23  | 0.005     | 0.009 |
| D                        | 16.95       | 17.45 | 0.667     | 0.687 |
| D <sub>1</sub>           | 13.9        | 14.1  | 0.547     | 0.555 |
| е                        | 1.00 BSC    |       | 0.039 BSC |       |
| L                        | 0.65        | 1.03  | 0.026     | 0.040 |
| α                        | 0°          | 7°    | 0°        | 7°    |
| Coplanarity = 4 mil max. |             |       |           |       |



## **Notes**





# **Notes**





## **Notes**





#### NOTICE

EXAR Corporation reserves the right to make changes to the products contained in this publication in order to improve design, performance or reliability. EXAR Corporation assumes no responsibility for the use of any circuits described herein, conveys no license under any patent or other right, and makes no representation that the circuits are free of patent infringement. Charts and schedules contains here in are only for illustration purposes and may vary depending upon a user's specific application. While the information in this publication has been carefully checked; no responsibility, however, is assumed for inaccuracies.

EXAR Corporation does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can reasonably be expected to cause failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such applications unless EXAR Corporation receives, in writing, assurances to its satisfaction that: (a) the risk of injury or damage has been minimized; (b) the user assumes all such risks; (c) potential liability of EXAR Corporation is adequately protected under the circumstances.

Copyright EXAR Corporation Datasheet April 1995

Reproduction, in part or whole, without the prior written consent of EXAR Corporation is prohibited.

