## Freescale Semiconductor Technical Data

Document Number: MPC8241EC Rev. 8, 11/2005

# **MPC8241 Integrated Processor Hardware Specifications**

The MPC8241 combines a PowerPC<sup>TM</sup> MPC603E core with a PCI bridge so that system designers can rapidly design systems using peripherals designed for PCI and other standard interfaces. Also, a high-performance memory controller supports various types of ROM and SDRAM. The MPC8241 is the second of a family of products that provide system-level support for industry-standard interfaces with an MPC603e processor core.

This hardware specification describes pertinent electrical and physical characteristics of the MPC8241, which is based on the MPC8245 design. For functional characteristics of the processor, refer to the *MPC8245 Integrated Processor Reference Manual* (MPC8245UM).

For published errata or updates to this document, visit the website listed on the back cover of the document.

## 1 Overview

The MPC8241 integrated processor is composed of a peripheral logic block and a 32-bit superscalar MPC603e core, as shown in Figure 1.

#### Contents

| 1. | Overview                               |
|----|----------------------------------------|
| 2. | Features                               |
| 3. | General Parameters                     |
| 4. | Electrical and Thermal Characteristics |
| 5. | Package Description                    |
| 6. | PLL Configuration 40                   |
| 7. | System Design Information              |
| 8. | Document Revision History              |
| 9. | Ordering Information                   |





Figure 1. MPC8241 Block Diagram

MPC8241 Integrated Processor Hardware Specifications, Rev. 8

The peripheral logic integrates a PCI bridge, dual universal asynchronous receiver/transmitter (DUART), memory controller, DMA controller, PIC interrupt controller, a message unit (and I<sub>2</sub>O interface), and an I<sup>2</sup>C controller. The processor core is a full-featured, high-performance processor with floating-point support, memory management, 16-Kbyte instruction cache, 16-Kbyte data cache, and power management features. The integration reduces the overall packaging requirements and the number of discrete devices required for an embedded system.

An internal peripheral logic bus interfaces the processor core to the peripheral logic. The core can operate at a variety of frequencies, allowing the designer to trade performance for power consumption. The processor core is clocked from a separate PLL that is referenced to the peripheral logic PLL, allowing the microprocessor and the peripheral logic block to operate at different frequencies while maintaining a synchronous bus interface. The interface uses a 64- or 32-bit data bus (depending on memory data bus width) and a 32-bit address bus along with control signals that enable the interface between the processor and peripheral logic to be optimized for performance. PCI accesses to the MPC8241 memory space are passed to the processor bus for snooping when snoop mode is enabled.

The general-purpose processor core and peripheral logic serve a variety of embedded applications. The MPC8241 can be used as either a PCI host or PCI agent controller.

## 2 Features

Major features of the MPC8241 are as follows:

- Processor core
  - High-performance, superscalar processor core
  - Integer unit (IU), floating-point unit (FPU) (software enabled or disabled), load/store unit (LSU), system register unit (SRU), and a branch processing unit (BPU)
  - 16-Kbyte instruction cache
  - 16-Kbyte data cache
  - Lockable L1 caches—entire cache or on a per-way basis up to three of four ways
  - Dynamic power management—supports 60x nap, doze, and sleep modes
- Peripheral logic
  - Peripheral logic bus
    - Various operating frequencies and bus divider ratios
    - 32-bit address bus, 64-bit data bus
    - Full memory coherency
    - Decoupled address and data buses for pipelining of peripheral logic bus accesses
    - Store gathering on peripheral logic bus-to-PCI writes
  - Memory interface
    - Up to 2 Gbytes of SDRAM memory
    - High-bandwidth data bus (32- or 64-bit) to SDRAM
    - Programmable timing for SDRAM
    - One to 8 banks of 16-, 64-, 128-, 256-, or 512-Mbit memory devices

MPC8241 Integrated Processor Hardware Specifications, Rev. 8

#### **Features**

- Write buffering for PCI and processor accesses
- Normal parity, read-modify-write (RMW), or ECC
- Data-path buffering between memory interface and processor
- Low-voltage TTL logic (LVTTL) interfaces
- 272 Mbytes of base and extended ROM/Flash/PortX space
- Base ROM space for 8-bit data path or same size as the SDRAM data path (32- or 64-bit)
- Extended ROM space for 8-, 16-, 32-bit gathering data path, 32- or 64-bit (wide) data path
- PortX: 8-, 16-, 32-, or 64-bit general-purpose I/O port using ROM controller interface with programmable address strobe timing, data ready input signal (DRDY), and 4 chip selects

#### — 32-bit PCI interface

- Operates up to 66 MHz
- PCI 2.2-compatible
- PCI 5.0-V tolerance
- Dual address cycle (DAC) for 64-bit PCI addressing (master only)
- PCI locked accesses to memory
- Accesses to PCI memory, I/O, and configuration spaces
- Selectable big- or little-endian operation
- Store gathering of processor-to-PCI write and PCI-to-memory write accesses
- Memory prefetching of PCI read accesses
- Selectable hardware-enforced coherency
- PCI bus arbitration unit (five request/grant pairs)
- PCI agent mode capability
- Address translation with two inbound and outbound units (ATU)
- Internal configuration registers accessible from PCI
- Two-channel integrated DMA controller (writes to ROM/PortX not supported)
  - Direct mode or chaining mode (automatic linking of DMA transfers)
  - Scatter gathering—read or write discontinuous memory
  - 64-byte transfer queue per channel
  - Interrupt on completed segment, chain, and error
  - Local-to-local memory
  - PCI-to-PCI memory
  - Local-to-PCI memory
  - PCI memory-to-local memory

#### Message unit

- Two doorbell registers
- Two inbound and two outbound messaging registers
- I<sub>2</sub>O message interface

- I<sup>2</sup>C controller with full master/slave support that accepts broadcast messages
- Programmable interrupt controller (PIC)
  - Five hardware interrupts (IRQs) or 16 serial interrupts
  - Four programmable timers with cascade
- Two (dual) universal asynchronous receiver/transmitters (UARTs)
- Integrated PCI bus and SDRAM clock generation
- Programmable PCI bus and memory interface output drivers
- System level performance monitor facility
- Debug features
  - Memory attribute and PCI attribute signals
  - Debug address signals
  - MIV signal—marks valid address and data bus cycles on the memory bus
  - Programmable input and output signals with watchpoint capability
  - Error injection/capture on data path
  - IEEE Std. 1149.1 (JTAG)/test interface

## 3 General Parameters

The following list summarizes the general parameters of the MPC8241:

Technology 0.25 µm CMOS, five-layer metal

Die size 49.2 mm<sup>2</sup>
Transistor count 4.5 million
Logic design Fully static

Packages Surface-mount 357 (thick substrate and thick mold cap)

plastic ball grid array (PBGA)

Core power supply  $1.8 \text{ V} \pm 100 \text{ mV DC (nominal; see Table 2 for details}$ 

and recommended operating conditions)

I/O power supply 3.0 to 3.6 V DC

MPC8241 Integrated Processor Hardware Specifications, Rev. 8

## 4 Electrical and Thermal Characteristics

This section provides the AC and DC electrical specifications and thermal characteristics for the MPC8241.

### 4.1 DC Electrical Characteristics

This section covers ratings, conditions, and other characteristics.

## 4.1.1 Absolute Maximum Ratings

This section describes the MPC8241 DC electrical characteristics. Table 1 provides the absolute maximum ratings.

Characteristic 1 **Symbol** Range Unit Supply voltage—CPU core and peripheral logic -0.3 to 2.1 ٧  $V_{DD}$ Supply voltage—memory bus drivers, PCI and standard I/O buffers GV<sub>DD</sub>\_OV<sub>DD</sub> -0.3 to 3.6٧ Supply voltage—PLLs  $AV_{DD}/AV_{DD}2$ -0.3 to 2.1 V ٧ Supply voltage—PCI reference  $LV_{DD}$ -0.3 to 5.4 Input voltage <sup>2</sup>  $V_{in}$ -0.3 to 3.6V Operational die-junction temperature range 0 to 105 °C  $\mathsf{T}_{\mathsf{j}}$ Storage temperature range -55 to 150 °C  $T_{sta}$ 

**Table 1. Absolute Maximum Ratings** 

#### Notes:

2. PCI inputs with  $LV_{DD}$  = 5 V  $\pm$  5% V DC may be correspondingly stressed at voltages exceeding  $LV_{DD}$  + 0.5 V DC.

<sup>1.</sup> Table 2 provides functional and tested operating conditions. Absolute maximum ratings are stress ratings only, and functional operation at the maximums is not guaranteed. Stresses beyond those listed may affect device reliability or cause permanent damage to the device.

#### 4.1.2 **Recommended Operating Conditions**

Table 2 provides the recommended operating conditions for the MPC8241.

Table 2. Recommended Operating Conditions <sup>1</sup>

|                                                                                | Characteristic   | Symbol                            | Recommended<br>Value                | Unit | Notes   |
|--------------------------------------------------------------------------------|------------------|-----------------------------------|-------------------------------------|------|---------|
| Supply voltage                                                                 |                  | V <sub>DD</sub>                   | $1.8\pm100~\text{mV}$               | V    | 2       |
| I/O buffer supply for PCI and standard; supply voltages for memory bus drivers |                  | GV <sub>DD</sub> OV <sub>DD</sub> | 3.3 ± 0.3                           | V    | 2       |
| CPU PLL supply voltage                                                         |                  | AV <sub>DD</sub>                  | 1.8 ± 100 mV                        |      | 2       |
| PLL supply voltage—peripheral logic                                            |                  | AV <sub>DD</sub> 2                | AV <sub>DD</sub> 2 1.8 $\pm$ 100 mV |      | 2       |
| PCI reference                                                                  |                  | LV <sub>DD</sub>                  | 5.0 ± 5%                            | V    | 4, 5, 6 |
|                                                                                |                  |                                   | $3.3 \pm 0.3$                       | V    | 5, 6, 7 |
| Input voltage                                                                  | PCI inputs       | V <sub>in</sub>                   | 0 to 3.6 or 5.75                    | V    | 4, 7    |
|                                                                                | All other inputs |                                   | 0 to 3.6                            | V    | 8       |
| Die-junction temperature                                                       |                  | T <sub>j</sub>                    | 0 to 105                            | °C   |         |

#### Notes:

- 1. Freescale has tested these operating conditions and recommends them. Proper device operation outside of these conditions is not guaranteed.
- 2. Caution: GV<sub>DD</sub>OV<sub>DD</sub> must not exceed V<sub>DD</sub>/AV<sub>DD</sub>2 by more than 1.8 V at any time including during power-on reset. Note that GV<sub>DD</sub>OV<sub>DD</sub> pins are all shorted together: This limit may be exceeded for a maximum of 20 ms during power-on reset and power-down sequences. Connections should not be made to individual PWRRING pins.
- 3. Caution: V<sub>DD</sub>/AV<sub>DD</sub>/AV<sub>DD</sub>2 must not exceed GV<sub>DD</sub>OV<sub>DD</sub> by more than 0.6 V at any time, including during power-on reset. This limit may be exceeded for a maximum of 20 ms during power-on reset and power-down sequences.
- 4. PCI pins are designed to withstand LV<sub>DD</sub> + 0.5 V DC when LV<sub>DD</sub> is connected to a 5.0 V DC power supply.
- 5. Caution: LV<sub>DD</sub> must not exceed V<sub>DD</sub>/AV<sub>DD</sub>/AV<sub>DD</sub>2 by more than 5.4 V at any time, including during power-on reset. This limit may be exceeded for a maximum of 20 ms during power-on reset and power-down sequences.
- 6. Caution: LV<sub>DD</sub> must not exceed GV<sub>DD</sub>OV<sub>DD</sub> by more than 3.0 V at any time, including during power-on reset. This limit may be exceeded for a maximum of 20 ms during power-on reset and power-down sequences.
- 7. PCI pins are designed to withstand LV<sub>DD</sub> + 0.5 V DC when LV<sub>DD</sub> is connected to a 3.3 V DC power supply.
- 8. Caution: Input voltage  $(V_{in})$  must not be greater than the supply voltage  $(V_{DD}/AV_{DD}/AV_{DD}2)$  by more than 2.5 V at all times including during power-on reset. Input voltage (V<sub>in</sub>) must not be greater than GV<sub>DD</sub>OV<sub>DD</sub> by more than 0.6 V at all times including during power-on reset.

Figure 2 shows supply voltage sequencing and separation cautions.



#### Notes:

- 1. Numbers associated with waveform separations correspond to caution numbers listed in Table 2.
- 2. See the Cautions section of Table 2 for details on this topic.
- 3. Refer to Table 8 for details on PLL relock and reset signal assertion timing requirements.
- 4. Refer to Table 10 for details on reset configuration pin setup timing requirements.
- 5. HRST\_CPU/HRST\_CTRL must transition from a logic 0 to a logic 1 in less than one SDRAM\_SYNC\_IN clock cycle for the device to be in the nonreset state.
- 6. PLL\_CFG signals must be driven on reset and must be held for at least 25 clock cycles after the negation of HRST\_CTRL and HRST\_CPU negate in order to be latched.

Figure 2. Supply Voltage Sequencing and Separation Cautions

MPC8241 Integrated Processor Hardware Specifications, Rev. 8 8 Freescale Semiconductor

9

Figure 3 shows the undershoot and overshoot voltage of the memory interface.



Figure 3. Overshoot/Undershoot Voltage

Figure 4 and Figure 5 show the undershoot and overshoot voltage of the PCI interface for the 3.3- and 5-V signals, respectively.



Figure 4. Maximum AC Waveforms for 3.3-V Signaling

MPC8241 Integrated Processor Hardware Specifications, Rev. 8



Figure 5. Maximum AC Waveforms for 5-V Signaling

## 4.1.3 DC Electrical Characteristics

Table 3 provides the DC electrical characteristics for the MPC8241 at recommended operating conditions.

| Table 3. DC | Electrical | <b>Specifications</b> |
|-------------|------------|-----------------------|
|-------------|------------|-----------------------|

| Characteristics                                     | Conditions                                                                                               | Symbol          | Min                                                         | Max                                                        | Unit | Notes |
|-----------------------------------------------------|----------------------------------------------------------------------------------------------------------|-----------------|-------------------------------------------------------------|------------------------------------------------------------|------|-------|
| Input high voltage                                  | PCI only, except<br>PCI_SYNC_IN                                                                          | V <sub>IH</sub> | $0.65 \times \text{GV}_{\text{DD}} - \text{OV}_{\text{DD}}$ | LV <sub>DD</sub>                                           | V    | 1     |
| Input low voltage                                   | PCI only, except<br>PCI_SYNC_IN                                                                          | V <sub>IL</sub> | _                                                           | $0.3 \times \text{GV}_{\text{DD}} - \text{OV}_{\text{DD}}$ | V    |       |
| Input high voltage                                  | All other pins, including PCI_SYNC_IN (GV <sub>DD</sub> _OV <sub>DD</sub> = 3.3 V)                       | V <sub>IH</sub> | 2.0                                                         | 3.3                                                        | V    |       |
| Input low voltage                                   | All inputs, including PCI_SYNC_IN                                                                        | V <sub>IL</sub> | GND/GNDRING                                                 | 0.8                                                        | V    | 2     |
| Input leakage current for pins using DRV_PCI driver | $0.5 \text{ V} \le \text{V}_{\text{in}} \le 2.7 \text{ V}$<br>@ $\text{LV}_{\text{DD}} = 4.75 \text{ V}$ | ΙL              | _                                                           | ±70                                                        | μΑ   | 3     |
| Input leakage current all others                    | $LV_{DD} = 3.6 \text{ V}$<br>$GV_{DD} = 0.00 \text{ OV}$<br>$GV_{DD} = 0.00 \text{ OV}$                  | ΙL              | _                                                           | ±10                                                        | μΑ   | 3     |
| Output high voltage                                 | I <sub>OH</sub> = driver dependent<br>(GV <sub>DD</sub> _OV <sub>DD</sub> = 3.3 V)                       | V <sub>OH</sub> | 2.4                                                         | _                                                          | V    | 4     |
| Output low voltage                                  | I <sub>OL</sub> = driver dependent<br>(GV <sub>DD</sub> _OV <sub>DD</sub> = 3.3 V)                       | V <sub>OL</sub> | _                                                           | 0.4                                                        | V    | 4     |

Table 3. DC Electrical Specifications (continued)

| Characteristics | Conditions                       | Symbol          | Min | Max  | Unit | Notes |
|-----------------|----------------------------------|-----------------|-----|------|------|-------|
| Capacitance     | V <sub>in</sub> = 0 V, f = 1 MHz | C <sub>in</sub> | _   | 16.0 | pF   |       |

#### Notes:

- 1. See Table 17 for pins with internal pull-up resistors.
- 2. All grounded pins are connected together.
- 3. Leakage current is measured on input and output pins in the high-impedance state. The leakage current is measured for nominal  $GV_{DD}$ – $OV_{DD}$ / $LV_{DD}$  and  $V_{DD}$  or both  $GV_{DD}$ – $OV_{DD}$ / $LV_{DD}$  and  $V_{DD}$  must vary in the same direction.
- 4. See Table 4 for the typical drive capability of a specific signal pin based on the type of output driver associated with that pin as listed in Table 17.

#### 4.1.4 **Output Driver Characteristics**

Table 4 provides information on the characteristics of the output drivers referenced in Table 17. The values are preliminary estimates from an IBIS model and are not tested.

Table 4. Drive Capability of MPC8241 Output Pins 5,6

| Driver Type                | Programmable Output Impedance (Ω) | Supply Voltage                             | ІОН  | I <sub>OL</sub> | Unit | Notes |
|----------------------------|-----------------------------------|--------------------------------------------|------|-----------------|------|-------|
| DRV_STD_MEM                | 20 (default)                      | GV <sub>DD</sub> _OV <sub>DD</sub> = 3.3 V | 36.6 | 18.0            | mA   | 2, 4  |
|                            | 40                                |                                            | 18.6 | 9.2             | mA   | 2, 4  |
| DRV_PCI                    | 20                                |                                            | 12.0 | 12.4            | mA   | 1, 3  |
|                            | 40 (default)                      |                                            | 6.1  | 6.3             | mA   | 1, 3  |
| DRV_MEM_CTRL               | 6 (default)                       |                                            | 89.0 | 42.3            | mA   | 2, 4  |
| DRV_PCI_CLK<br>DRV_MEM_CLK | 20                                |                                            | 36.6 | 18.0            | mA   | 2, 4  |
|                            | 40                                |                                            | 18.6 | 9.2             | mA   | 2, 4  |

#### Notes:

- 1. For DRV\_PCI, I<sub>OH</sub> read from the IBIS listing in the pull-up mode, I(Min) column, at the 0.33-V label by interpolating between the 0.3- and 0.4-V table entries current values which corresponds to the PCI  $V_{OH} = 2.97 = 0.9 \times GV_{DD} = 0.00 \times GV_{DD}$ = 3.3 V) where table entry voltage =  $GV_{DD}$ – $OV_{DD}$  –  $PCIV_{OH}$ .
- 2. For all others with GV<sub>DD</sub>\_ OV<sub>DD</sub> = 3.3 V, I<sub>OH</sub> read from the IBIS listing in the pull-up mode, I(Min) column, at the 0.9-V table entry which corresponds to the V<sub>OH</sub> = 2.4 V where table entry voltage = GV<sub>DD</sub>\_OV<sub>DD</sub> - V<sub>OH</sub>.
- 3. For DRV\_PCI,  $I_{OL}$  read from the IBIS listing in the pull-down mode, I(Min) column, at 0.33 V = PCI  $V_{OL}$  = 0.1 × GV<sub>DD</sub>\_OV<sub>DD</sub>  $(GV_{DD}-OV_{DD}=3.3 \text{ V})$  by interpolating between the 0.3- and 0.4-V table entries.
- 4. For all others with  $GV_{DD}$  = 3.3 V,  $I_{OL}$  read from the IBIS listing in the pull-down mode, I(Min) column, at the 0.4-V table
- 5. See driver bit details for output driver control register (0x73) in the MPC8245 Integrated Processor Reference Manual.
- 6. See Chip Errata No. 19 in the MPC8245/MPC8241 Integrated Processor Chip Errata.

MPC8241 Integrated Processor Hardware Specifications, Rev. 8 Freescale Semiconductor 11

#### 4.1.5 Power Characteristics

Table 5 provides preliminary estimated power consumption data for the MPC8241.

**Table 5. Preliminary Power Consumption** 

| Mode                              |           |           |           | lock/Memory<br>ock Frequenc |                    |            |              | Unit | Notes   |
|-----------------------------------|-----------|-----------|-----------|-----------------------------|--------------------|------------|--------------|------|---------|
|                                   | 33/66/133 | 33/66/166 | 33/66/200 | 33/100/200                  | 66/100/200         | 66/66/ 266 | 66/133/ 266  |      |         |
| Typical                           | 0.7       | 0.8       | 1.0       | 1.0                         | 1.0                | 1.5        | 1.8          | W    | 1, 5    |
| Max—CFP                           | 0.8       | 1.0       | 1.2       | 1.3                         | 1.3                | 1.9        | 2.1          | W    | 1, 2    |
| Max—INT                           | 0.8       | 0.9       | 1.0       | 1.2                         | 1.2                | 1.6        | 1.8          | W    | 1, 3    |
| Doze                              | 0.5       | 0.6       | 0.7       | 0.8                         | 0.8                | 1.0        | 1.3          | W    | 1, 4, 6 |
| Nap                               | 0.2       | 0.2       | 0.3       | 0.4                         | 0.4                | 0.4        | 0.7          | W    | 1, 4, 6 |
| Sleep                             | 0.2       | 0.2       | 0.2       | 0.2                         | 0.3                | 0.2        | 0.4          | W    | 1, 4, 6 |
|                                   | !         |           | I/C       | Power Sup                   | olies <sup>7</sup> |            | <del>'</del> |      | !       |
| Mode Minimum                      |           |           | Maximum   |                             |                    | Unit       | Notes        |      |         |
| GV <sub>DD</sub> OV <sub>DD</sub> |           |           | 500       |                             |                    | 1130       |              | mW   | 8       |

#### Notes:

- 1. The values include  $V_{DD}$ ,  $AV_{DD}$ , and  $AV_{DD}2$  but do not include I/O supply power.
- Maximum—FP power is measured at V<sub>DD</sub> = 1.9 V with dynamic power management enabled while running an entirely cache-resident, looping, floating-point multiplication instruction.
- Maximum—INT power is measured at V<sub>DD</sub> = 1.9 V with dynamic power management enabled while running entirely cache-resident, looping, integer instructions.
- Power saving mode maximums are measured at V<sub>DD</sub> = 1.9 V while the device is in doze, nap, or sleep mode.
- 5. Typical power is measured at V<sub>DD</sub> = AV<sub>DD</sub> = 1.8 V, GV<sub>DD</sub>—OV<sub>DD</sub> = 3.3 V where a nominal FP value, a nominal INT value, and a value where there is a continuous flush of cache lines with alternating ones and zeros on 64-bit boundaries to local memory are averaged.
- 6. Power saving mode data measured with only two PCI\_CLKs and two SDRAM\_CLKs enabled.
- 7. Power consumption of PLL supply pins (AV $_{DD}$  and AV $_{DD}$ 2) < 15 mW, guaranteed by design, but not tested.
- The typical maximum GV<sub>DD</sub>\_OV<sub>DD</sub> value resulted from the MPC8241 operating at the fastest frequency combination of 66:133:266 (PCI:Mem:CPU) MHz and performing continuous flushes of cache lines with alternating ones and zeros to PCI memory and on 64-bit boundaries to local memory.

## 4.2 Thermal Characteristics

Table 6 provides the package thermal characteristics for the MPC8241. For details, see Section 7.7, "Thermal Management."

Value 7 Value 7 **Thermal Test Board** (166- and Rating Symbol (266-MHz Unit **Notes** Description 200-MHz Part) Parts)  $R_{\theta JA}$ Junction-to-ambient natural Single-layer board (1s) °C/W 1, 2 38 28 convection Junction-to-ambient natural Four-layer board (2s2p)  $R_{\theta JMA}$ 25 20 °C/W 1, 3 convection Junction-to-ambient (@200 ft/min) Single-layer board (1s)  $R_{\theta JMA}$ 31 22 °C/W 1, 3 Junction-to-ambient (@200 ft/min) Four-layer board (2s2p)  $R_{\theta JMA}$ 22 17 °C/W 1, 3 17 °C/W Junction-to-board (bottom)  $R_{\theta,IB}$ 11 4 Four-layer board (2s2p) Junction-to-case (top)  $R_{\theta,IC}$ 8 7 °C/W 5 Single-layer board (1s) Junction-to-package top Natural convection  $\Psi_{\mathsf{JT}}$ 2 2 °C/W 6

**Table 6. Thermal Characterization Data** 

#### Notes:

- 1. Junction temperature is a function of on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, airflow, power dissipation of other components on the board, and board thermal resistance.
- 2. Per SEMI G38-87 and EIA/JESD51-2 with the board horizontal.
- 3. Per EIA/JESD51-6 with the board horizontal.
- 4. Thermal resistance between the die and the printed circuit board per JEDEC JESD51-8. Board temperature is measured on the top surface of the board near the package.
- 5. Indicates the average thermal resistance between the die and the case top surface as measured by the cold plate method (MIL SPEC-883 Method 1012.1) with the cold plate temperature used for the case temperature.
- 6. Thermal characterization parameter indicating the temperature difference between package top and the junction temperature per EIA/JESD51-2.
- 7. Note that the 166- and 200-MHz parts are in a two-layer package and the 266-MHz part is in a four-layer package, which causes the two package types to have different thermal characterization data.

## 4.3 AC Electrical Characteristics

After fabrication, functional parts are sorted by maximum processor core frequency as shown in Table 7 and tested for conformance to the AC specifications for that frequency. The processor core frequency is determined by the bus (PCI\_SYNC\_IN) clock frequency and the settings of the PLL\_CFG[0:4] signals. Parts are sold by maximum processor core frequency. See Section 9, "Ordering Information."

#### **Electrical and Thermal Characteristics**

Table 7 provides the operating frequency information for the MPC8241 at recommended operating conditions (see Table 2) with  $LV_{DD} = 3.3 \text{ V} \pm 0.3 \text{ V}$ .

**Table 7. Operating Frequency** 

|                           | 166 | MHz             | 200                                                            | MHz | 266 | MHz |      |
|---------------------------|-----|-----------------|----------------------------------------------------------------|-----|-----|-----|------|
| Characteristic            |     | V <sub>DI</sub> | $/\text{AV}_{\text{DD}}/\text{AV}_{\text{DD}}2$ = 1.8 ± 100 mV |     |     |     | Unit |
|                           | Min | Max             | Min                                                            | Max | Min | Max |      |
| Processor frequency (CPU) | 100 | 166             | 100                                                            | 200 | 100 | 266 | MHz  |
| Memory bus frequency      | 33  | 83              | 33                                                             | 100 | 33  | 133 | MHz  |
| PCI input frequency       |     | 25–66           |                                                                |     |     |     | MHz  |

Caution: The PCI\_SYNC\_IN frequency and PLL\_CFG[0:4] settings must be chosen such that the resulting peripheral logic/memory bus frequency and CPU (core) frequencies do not exceed their respective maximum or minimum operating frequencies. Refer to the PLL\_CFG[0:4] signal description in Section 6, "PLL Configuration," for valid PLL\_CFG[0:4] settings and PCI\_SYNC\_IN frequencies.

## 4.3.1 Clock AC Specifications

Table 8 provides the clock AC timing specifications at recommended operating conditions, as defined in Section 4.3.2, "Input AC Timing Specifications." These specifications are for the default driver strengths indicated in Table 4. Figure 6 shows the PCI\_SYNC\_IN input clock timing diagram with the labeled number items listed in Table 8.

**Table 8. Clock AC Timing Specifications** 

At recommended operating conditions (see Table 2) with  $LV_{DD}$  = 3.3 V  $\pm$  0.3 V

| Num  | Characteristics and Conditions                                                         | Min             | Max             | Unit | Notes   |
|------|----------------------------------------------------------------------------------------|-----------------|-----------------|------|---------|
| 1    | Frequency of operation (PCI_SYNC_IN)                                                   | 25              | 66              | MHz  |         |
| 2, 3 | PCI_SYNC_IN rise and fall times                                                        | _               | 2.0             | ns   | 1       |
| 4    | PCI_SYNC_IN duty cycle measured at 1.4 V                                               | 40              | 60              | %    |         |
| 5a   | PCI_SYNC_IN pulse width high measured at 1.4 V                                         | 6               | 9               | ns   | 2       |
| 5b   | PCI_SYNC_IN pulse width low measured at 1.4 V                                          | 6               | 9               | ns   | 2       |
| 7    | PCI_SYNC_IN jitter                                                                     | _               | 200             | ps   |         |
| 8a   | PCI_CLK[0:4] skew (pin-to-pin)                                                         | _               | 250             | ps   |         |
| 8b   | SDRAM_CLK[0:3] skew (pin-to-pin)                                                       | _               | 190             | ps   | 3       |
| 10   | Internal PLL relock time                                                               | _               | 100             | μs   | 2, 4, 5 |
| 15   | DLL lock range with DLL_EXTEND = 0 (disabled) and normal tap delay; (default DLL mode) | See Figure 7    |                 | ns   | 6       |
| 16   | DLL lock range for other modes                                                         | See Figure 8 th | rough Figure 10 | ns   | 6       |
| 17   | Frequency of operation (OSC_IN)                                                        | 25              | 66              | MHz  |         |
| 19   | OSC_IN rise and fall times                                                             | _               | 5               | ns   | 7       |
| 20   | OSC_IN duty cycle measured at 1.4 V                                                    | 40              | 60              | %    |         |

#### Table 8. Clock AC Timing Specifications (continued)

At recommended operating conditions (see Table 2) with  $LV_{DD} = 3.3 \text{ V} \pm 0.3 \text{ V}$ 

| Num | Characteristics and Conditions | Min | Max | Unit | Notes |
|-----|--------------------------------|-----|-----|------|-------|
| 21  | OSC_IN frequency stability     | _   | 100 | ppm  |       |

#### Notes:

- 1. Rise and fall times for the PCI\_SYNC\_IN input are measured from 0.4 through 2.4 V.
- 2. Specification value at maximum frequency of operation.
- 3. Pin-to-pin skew includes quantifying the additional amount of clock skew (or jitter) from the DLL besides any intentional skew added to the clocking signals from the variable length DLL synchronization feedback loop, that is, the amount of variance between the internal sys\_logic\_clk and the SDRAM\_SYNC\_IN signal after the DLL is locked. While pin-to-pin skew between SDRAM\_CLKs can be measured, the relationship between the internal sys\_logic\_clk and the external SDRAM\_SYNC\_IN cannot be measured and is guaranteed by design.
- 4. Relock time is guaranteed by design and characterization. Relock time is not tested.
- 5. Relock timing is guaranteed by design. PLL-relock time is the maximum amount of time required for PLL lock after a stable V<sub>DD</sub> and PCI\_SYNC\_IN are reached during the reset sequence. This specification also applies when the PLL has been disabled and subsequently re-enabled during sleep mode. Also note that HRST\_CPU/HRST\_CTRL must be held asserted for a minimum of 255 bus clocks after the PLL-relock time during the reset sequence.
- 6. DLL\_EXTEND is bit 7 of the PMC2 register <72>. N is a non-zero integer (see Figure 7 through Figure 10). T<sub>clk</sub> is the period of one SDRAM\_SYNC\_OUT clock cycle in ns. T<sub>loop</sub> is the propagation delay of the DLL synchronization feedback loop (PC board runner) from SDRAM\_SYNC\_OUT to SDRAM\_SYNC\_IN in ns; 6.25 inches of loop length (unloaded PC board runner) corresponds to approximately 1 ns of delay. For details about how Figure 7 through Figure 10 may be used, refer to the Freescale application note AN2164, MPC8245/MPC8241 Memory Clock Design Guidelines, for details on MPC8241 memory clock design.
- 7. Rise and fall times for the OSC\_IN input are guaranteed by design and characterization. OSC\_IN input rise and fall times are not tested.

Figure 6 shows the PCI\_SYNC\_IN input clock timing diagram, and Figure 7 through Figure 10 show the DLL locking range loop delay versus frequency of operation.



Figure 6. PCI\_SYNC\_IN Input Clock Timing Diagram

#### **Electrical and Thermal Characteristics**

Register settings that define each DLL mode are shown in Table 9.

**Table 9. DLL Mode Definition** 

| DLL Mode                           | Bit 2 of Configuration<br>Register at 0x76 | Bit 7 of Configuration<br>Register at 0x72 |
|------------------------------------|--------------------------------------------|--------------------------------------------|
| Normal tap delay,<br>No DLL extend | 0                                          | 0                                          |
| Normal tap delay,<br>DLL extend    | 0                                          | 1                                          |
| Max tap delay,<br>No DLL extend    | 1                                          | 0                                          |
| Max tap delay,<br>DLL extend       | 1                                          | 1                                          |

The DLL\_MAX\_DELAY bit can lengthen the amount of time through the delay line by increasing the time between each of the 128 tap points in the delay line. Although this increased time makes it easier to guarantee that the reference clock is within the DLL lock range, there may be slightly more jitter in the output clock of the DLL if the phase comparator shifts the clock between adjacent tap points. Refer to the Freescale application note AN2164, MPC8245/MPC8241 Memory Clock Design Guidelines: Part 1, for details on DLL modes and memory design.

The value of the current tap point after the DLL locks can be determined by reading bits 6–0 (DLL\_TAP\_COUNT) of the DLL tap count register (DTCR, located at offset 0xE3). These bits store the value (binary 0 through 127) of the current tap point and can indicate whether the DLL advances or decrements as it maintains the DLL lock. Therefore, for evaluation purposes, DTCR can be read for all DLL modes that support the T<sub>loop</sub> value used for the trace length of SDRAM\_SYNC\_OUT to SDRAM\_SYNC\_IN. The DLL mode with the smallest tap point value in the DTCR should be used because the bigger the tap point value, the more jitter that can be expected for clock signals. Keeping a DLL mode locked below tap point 12 is not recommended.



Figure 7. DLL Locking Range Loop Delay versus Frequency of Operation for DLL\_Extend=0 and Normal Tap Delay



Figure 8. DLL Locking Range Loop Delay versus Frequency of Operation for DLL\_Extend=1 and Normal Tap Delay



Figure 9. DLL Locking Range Loop Delay versus Frequency of Operation for DLL\_Extend=0 and Max Tap Delay



Figure 10. DLL Locking Range Loop Delay versus Frequency of Operation for DLL\_Extend=1 and Max Tap Delay

## 4.3.2 Input AC Timing Specifications

Table 10 provides the input AC timing specifications at recommended operating conditions (see Table 2) with  $LV_{DD} = 3.3 \text{ V} \pm 0.3 \text{ V}$ . See Figure 11 and Figure 12.

**Table 10. Input AC Timing Specifications** 

| Num | Characteristic                                            | Min | Max | Unit | Notes |
|-----|-----------------------------------------------------------|-----|-----|------|-------|
| 10a | PCI input signals valid to PCI_SYNC_IN (input setup)      | 3.0 | _   | ns   | 1, 3  |
| 10b | Memory input signals valid to sys_logic_clk (input setup) |     |     |      |       |

MPC8241 Integrated Processor Hardware Specifications, Rev. 8

Table 10. Input AC Timing Specifications (continued)

| Num  | Characteristic                                                             | Min | Max | Unit | Notes   |
|------|----------------------------------------------------------------------------|-----|-----|------|---------|
| 10b0 | Tap 0, register offset <0x77>, bits 5:4 = 0b00                             | 2.6 | _   | ns   | 2, 3, 6 |
| 10b1 | Tap 1, register offset <0x77>, bits 5:4 = 0b01                             | 1.9 | _   |      |         |
| 10b2 | Tap 2, register offset <0x77>, bits 5:4 = 0b10 (default)                   | 1.2 | _   |      |         |
| 10b3 | Tap 3, register offset <0x77>, bits 5:4 = 0b11                             | 0.5 | _   |      |         |
| 10c  | PIC miscellaneous debug input signals valid to sys_logic_clk (input setup) | 3.0 | _   | ns   | 2, 3    |
| 10d  | I <sup>2</sup> C input signals valid to sys_logic_clk (input setup)        |     | _   | ns   | 2, 3    |
| 10e  | Mode select inputs valid to HRST_CPU/HRST_CTRL (input setup)               |     | _   | ns   | 2, 3–5  |
| 11   | T <sub>os</sub> —SDRAM_SYNC_IN to sys_logic_clk offset time                | 0.4 | 1.0 | ns   | 7       |
| 11a  | sys_logic_clk to memory signal inputs invalid (input hold)                 |     |     |      |         |
| 11a0 | Tap 0, register offset <0x77>, bits 5:4 = 0b00                             | 0   | _   | ns   | 2, 3, 6 |
| 11a1 | Tap 1, register offset <0x77>, bits 5:4 = 0b01                             | 0.7 | _   |      |         |
| 11a2 | Tap 2, register offset <0x77>, bits 5:4 = 0b10 (default)                   | 1.4 | _   |      |         |
| 11a3 | Tap 3, register offset <0x77>, bits 5:4 = 0b11                             | 2.1 | _   |      |         |
| 11b  | HRST_CPU/HRST_CTRL to mode select inputs invalid (input hold)              | 0   | _   | ns   | 2, 3, 5 |
| 11c  | PCI_SYNC_IN to inputs invalid (input hold)                                 | 1.0 | _   | ns   | 1, 2, 3 |

#### Notes:

- 1. All PCI signals are measured from  $GV_{DD}$ \_OV $_{DD}$ /2 of the rising edge of PCI\_SYNC\_IN to  $0.4 \times GV_{DD}$ \_OV $_{DD}$  of the signal in question for 3.3-V PCI signaling levels. See Figure 12.
- 2. All memory and related interface input signal specifications are measured from the TTL level (0.8 or 2.0 V) of the signal in question to the VM = 1.4 V of the rising edge of the memory bus clock. sys\_logic\_clk. sys\_logic\_clk is the same as PCI\_SYNC\_IN in 1:1 mode, but is twice the frequency in 2:1 mode (processor/memory bus clock rising edges occur on every rising and falling edge of PCI\_SYNC\_IN). See Figure 11.
- 3. Input timings are measured at the pin.
- 4. t<sub>CLK</sub> is the time of one SDRAM\_SYNC\_IN clock cycle.
- 5. All mode select input signals specifications are measured from the TTL level (0.8 or 2.0 V) of the signal in question to the VM = 1.4 V of the rising edge of the HRST\_CPU/HRST\_CTRL signal. See Figure 13.
- 6. The memory interface input setup and hold times are programmable to four possible combinations by programming bits 5:4 of register offset <0x77> to select the desired input setup and hold times.
- 7. T<sub>os</sub> represents a timing adjustment for SDRAM\_SYNC\_IN with respect to sys\_logic\_clk. Due to the internal delay present on the SDRAM\_SYNC\_IN signal with respect to the sys\_logic\_clk inputs to the DLL, the resulting SDRAM clocks become offset by the delay amount. The feedback trace length of SDRAM\_SYNC\_OUT to SDRAM\_SYNC\_IN must be shortened to accommodate this range relative to the SDRAM clock output trace lengths to maintain phase-alignment of the memory clocks with respect to sys\_logic\_clk. It is recommended that the length of SDRAM\_SYNC\_OUT to SDRAM\_SYNC\_IN be shortened by 0.7 ns because that is the midpoint of the range of T<sub>os</sub> and allows the impact from the range of T<sub>os</sub> to be reduced. Additional analyses of trace lengths and SDRAM loading must be performed to optimize timing. For details on trace measurements and the T<sub>os</sub> problem, refer to the Freescale application note AN2164, MPC8245/MPC8241 Memory Clock Design Guidelines.



VM = Midpoint voltage (1.4 V).

10b-d = Input signals valid timing.

11a = Input hold time of SDRAM\_SYNC\_IN to memory.

12b-d = sys\_logic\_clk to output valid timing.

13b = Output hold time for non-PCI signals.

14b = SDRAM-SYNC\_IN to output high-impedance timing for non-PCI signals.

Tos = Offset timing required to align sys\_logic\_clk with SDRAM\_SYNC\_IN. The SDRAM\_SYNC\_IN signal is adjusted by the DLL to accommodate for internal delay. This causes SDRAM\_SYNC\_IN to appear before sys\_logic\_clk once the DLL locks.

Figure 11. Input/Output Timing Diagram Referenced to SDRAM\_SYNC\_IN



Figure 12. Input/Output Timing Diagram Referenced to PCI\_SYNC\_IN

Figure 13 shows the input timing diagram for mode select signals.



Figure 13. Input Timing Diagram for Mode Select Signals

## 4.3.3 Output AC Timing Specification

Table 11 provides the processor bus AC timing specifications for the MPC8241 at recommended operating conditions (see Table 2) with  $LV_{DD}=3.3~V\pm0.3~V$  (see Figure 11). All output timings assume a purely resistive 50- $\Omega$  load (see Figure 14). Output timings are measured at the pin; time-of-flight delays must be added for trace lengths, vias, and connectors in the system. These specifications are for the default driver strengths that Table 4 indicates.

| Num  | Characteristic                                                            | Min | Max  | Unit | Notes   |
|------|---------------------------------------------------------------------------|-----|------|------|---------|
| 12a  | PCI_SYNC_IN to output valid, see Figure 15                                | Į.  |      |      | Į       |
| 12a0 | Tap 0, PCI_HOLD_DEL = 00, [MCP,CKE] = 11, 66 MHz PCI (default)            | _   | 6.0  | ns   | 1, 3    |
| 12a1 | Tap 1, PCI_HOLD_DEL = 01, [MCP,CKE] = 10                                  | _   | 6.5  |      |         |
| 12a2 | Tap 2, PCI_HOLD_DEL = 10, [MCP,CKE] = 01, 33 MHz PCI                      | _   | 7.0  |      |         |
| 12a3 | Tap 3, PCI_HOLD_DEL = 11, [MCP,CKE] = 00                                  | _   | 7.5  |      |         |
| 12b  | sys_logic_clk to output valid (memory address, control, and data signals) | _   | 4.5  | ns   | 2       |
| 12c  | sys_logic_clk to output valid (for all others)                            | _   | 7.0  | ns   | 2       |
| 12d  | sys_logic_clk to output valid (for I <sup>2</sup> C)                      | _   | 5.0  | ns   | 2       |
| 12e  | sys_logic_clk to output valid (ROM/Flash/Port X)                          | _   | 6.0  | ns   | 2       |
| 13a  | Output hold (PCI), see Figure 15                                          |     |      |      |         |
| 13a0 | Tap 0, PCI_HOLD_DEL = 00, [MCP,CKE] = 11, 66 MHz PCI (default)            | 2.0 | _    | ns   | 1, 3, 4 |
| 13a1 | Tap 1, PCI_HOLD_DEL = 01, [MCP,CKE] = 10                                  | 2.5 | _    |      |         |
| 13a2 | Tap 2, PCI_HOLD_DEL = 10, [MCP,CKE] = 01, 33 MHz PCI                      | 3.0 | _    |      |         |
| 13a3 | Tap 3, PCI_HOLD_DEL = 11, [MCP,CKE] = 00                                  | 3.5 | _    |      |         |
| 13b  | Output hold (all others)                                                  | 1.0 | _    | ns   | 2       |
| 14a  | PCI_SYNC_IN to output high impedance (for PCI)                            | _   | 14.0 | ns   | 1, 3    |

**Table 11. Output AC Timing Specifications** 

MPC8241 Integrated Processor Hardware Specifications, Rev. 8

#### **Electrical and Thermal Characteristics**

**Table 11. Output AC Timing Specifications (continued)** 

| Num | Characteristic                                          | Min | Max | Unit | Notes |
|-----|---------------------------------------------------------|-----|-----|------|-------|
| 14b | sys_logic_clk to output high impedance (for all others) |     | 4.0 | ns   | 2     |

#### Notes:

- 1. All PCI signals are measured from  $GV_{DD}$ \_OV<sub>DD</sub>/2 of the rising edge of PCI\_SYNC\_IN to 0.285 ×  $GV_{DD}$ \_OV<sub>DD</sub> or 0.615 ×  $GV_{DD}$ \_OV<sub>DD</sub> of the signal in question for 3.3 V PCI signaling levels. See Figure 12.
- 2. All memory and related interface output signal specifications are specified from the VM = 1.4 V of the rising edge of the memory bus clock, sys\_logic\_clk to the TTL level (0.8 or 2.0 V) of the signal in question. sys\_logic\_clk is the same as PCI\_SYNC\_IN in 1:1 mode, but is twice the frequency in 2:1 mode (processor/memory bus clock rising edges occur on every rising and falling edge of PCI\_SYNC\_IN). See Figure 11.
- 3. PCI bused signals are composed of the following signals: <u>LOCK</u>, <u>IRDY</u>, <u>C/BE[3:0]</u>, PAR, <u>TRDY</u>, <u>FRAME</u>, <u>STOP</u>, <u>DEVSEL</u>, <u>PERR</u>, <u>SERR</u>, AD[31:0], <u>REQ[4:0]</u>, <u>GNT[4:0]</u>, <u>IDSEL</u>, and <u>INTA</u>.
- 4. To meet minimum output hold specifications relative to PCI\_SYNC\_IN for both 33- and 66-MHz PCI systems, the MPC8241 has a programmable output hold delay for PCI signals (the PCI\_SYNC\_IN to output valid timing is also affected). The initial value of the output hold delay is determined by the values on the MCP and CKE reset configuration signals; the values on these two signals are inverted and subsequently stored as the initial settings of PCI\_HOLD\_DEL = PMCR2[5, 4] (power management configuration register 2 <0x72>), respectively. Because MCP and CKE have internal pull-up resistors, the default value of PCI\_HOLD\_DEL after reset is 0b00. Additional output hold delay values are available by programming the PCI\_HOLD\_DEL value of the PMCR2 configuration register. See Figure 15 for PCI\_HOLD\_DEL effect on output valid and hold time.

Figure 14 provides the AC test load for the MPC8241.



Figure 14. AC Test Load for the MPC8241



Figure 15. PCI\_HOLD\_DEL Effect on Output Valid and Hold Time

## 4.3.4 I<sup>2</sup>C AC Timing Specifications

Table 12 provides the  $I^2C$  input AC timing specifications for the MPC8241 at recommended operating conditions (see Table 2) with  $LV_{DD} = 3.3 \text{ V} \pm 0.3 \text{ V}$ .

Num Characteristic Unit **Notes** Min Max 1 Start condition hold time 4.0 **CLKs** 1, 2  $8.0 + (16 \times 2^{\text{FDR}[4:2]}) \times (5 -$ Clock low period **CLKs** 1, 2, 4, 5 (time before the MPC8241 will drive SCL low as a  $4(\{FDR[5],FDR[1]\} == b'10)$ transmitting slave after detecting SCL low as  $3(\{FDR[5],FDR[1]\} == b'11)$ driven by an external master)  $2(\{FDR[5],FDR[1]\} == b'00) 1(\{FDR[5],FDR[1]\} == b'01))$ SCL/SDA rise time (from 0.5 to 2.4 V) 3 1 ms

Table 12. I<sup>2</sup>C Input AC Timing Specifications

MPC8241 Integrated Processor Hardware Specifications, Rev. 8

#### **Electrical and Thermal Characteristics**

| Table 12. I <sup>2</sup> C Input AC Timing | Specifications (continued) |
|--------------------------------------------|----------------------------|
|--------------------------------------------|----------------------------|

| Num | Characteristic                                                                           | Min | Max | Unit | Notes   |
|-----|------------------------------------------------------------------------------------------|-----|-----|------|---------|
| 4   | Data hold time                                                                           | 0   | _   | ns   | 2       |
| 5   | SCL/SDA fall time (from 2.4 to 0.5 V)                                                    | _   | 1   | ms   |         |
| 6   | Clock high period (time needed to either receive a data bit or generate a START or STOP) | 5.0 | _   | CLKs | 1, 2, 5 |
| 7   | Data setup time                                                                          | 3.0 | _   | ns   | 3       |
| 8   | Start condition setup time (for repeated start condition only)                           | 4.0 | _   | CLKs | 1,2     |
| 9   | Stop condition setup time                                                                | 4.0 | _   | CLKs | 1, 2    |

#### Notes:

- 1. Units for these specifications are in SDRAM\_CLK units.
- 2. The actual values depend on the setting of the digital filter frequency sampling rate (DFFSR) bits in the frequency divider register, I2CFDR. Therefore, these timings are relative to qualified signals. The qualified SCL and SDA are delayed signals in comparison to real time on the I<sup>2</sup>C bus. The qualified SCL, SDA signals are delayed by the SDRAM\_CLK clock times DFFSR times two plus one SDRAM\_CLK clock. The resulting delay value is added to the value in the table (where this note is referenced). See Figure 17.
- 3. Timing is relative to the sampling clock (not SCL).
- 4. FDR[x] refers to the frequency divider register I2CFDR bit x.
- 5. Input clock low and high periods in combination with the FDR value in the frequency divider register (I2CFDR) determine the maximum I<sup>2</sup>C input frequency. See Table 13.

Table 13 provides the I<sup>2</sup>C frequency divider register (I2CFDR) information for the MPC8241.

Table 13. MPC8241 Maximum I<sup>2</sup>C Input Frequency

| FDR                     | Divider <sup>2</sup>                  | Max I <sup>2</sup> C Input Frequency <sup>1</sup> |                       |                        |                                     |  |  |
|-------------------------|---------------------------------------|---------------------------------------------------|-----------------------|------------------------|-------------------------------------|--|--|
| Hex <sup>2</sup>        | (Dec)                                 | SDRAM_CLK<br>@ 33 MHz                             | SDRAM_CLK<br>@ 50 MHz | SDRAM_CLK<br>@ 100 MHz | SDRAM_CLK <sup>4</sup><br>@ 133 MHz |  |  |
| 20, 21                  | 160, 192                              | 1.13 MHz                                          | 1.72 MHz              | 3.44 MHz               | 4.58 MHz                            |  |  |
| 22, 23, 24, 25          | 224, 256, 320, 384                    | 733                                               | 1.11 MHz              | 2.22 MHz               | 2.95 MHz                            |  |  |
| 0, 1                    | 288, 320                              | 540                                               | 819                   | 1.63 MHz               | 2.18 MHz                            |  |  |
| 2, 3, 26, 27,<br>28, 29 | 384, 448, 480, 512,<br>640, 768       | 428                                               | 649                   | 1.29 MHz               | 1.72 MHz                            |  |  |
| 4, 5                    | 576, 640                              | 302                                               | 458                   | 917                    | 1.22 MHz                            |  |  |
| 6, 7, 2A, 2B,<br>2C, 2D | 768, 896, 960, 1024,<br>1280, 1536    | 234                                               | 354                   | 709                    | 943                                 |  |  |
| 8, 9                    | 1152, 1280                            | 160                                               | 243                   | 487                    | 648                                 |  |  |
| A, B, 2E,<br>2F, 30, 31 | 1536, 1792, 1920,<br>2048, 2560, 3072 | 122                                               | 185                   | 371                    | 494                                 |  |  |
| C, D                    | 2304, 2560                            | 83                                                | 125                   | 251                    | 335                                 |  |  |
| E, F, 32,<br>33, 34, 35 | 3072, 3584, 3840,<br>4096, 5120, 6144 | 62                                                | 95                    | 190                    | 253                                 |  |  |

#### MPC8241 Integrated Processor Hardware Specifications, Rev. 8

Table 13. MPC8241 Maximum I<sup>2</sup>C Input Frequency (continued)

| FDR                       | Divider <sup>2</sup>                        | Max I <sup>2</sup> C Input Frequency <sup>1</sup> |                       |                        |                                     |  |  |  |
|---------------------------|---------------------------------------------|---------------------------------------------------|-----------------------|------------------------|-------------------------------------|--|--|--|
| Hex <sup>2</sup>          | (Dec)                                       | SDRAM_CLK<br>@ 33 MHz                             | SDRAM_CLK<br>@ 50 MHz | SDRAM_CLK<br>@ 100 MHz | SDRAM_CLK <sup>4</sup><br>@ 133 MHz |  |  |  |
| 10, 11                    | 4608, 5120                                  | 42                                                | 64                    | 128                    | 170                                 |  |  |  |
| 12, 13, 36,<br>37, 38, 39 | 6144, 7168, 7680,<br>8192, 10240, 12288     | 31                                                | 48                    | 96                     | 128                                 |  |  |  |
| 14, 15                    | 9216, 10240                                 | 21                                                | 32                    | 64                     | 85                                  |  |  |  |
| 16, 17, 3A,<br>3B, 3C, 3D | 12288, 14336, 15360,<br>16384, 20480, 24576 | 16                                                | 24                    | 48                     | 64                                  |  |  |  |
| 18, 19                    | 18432, 20480                                | 10                                                | 16                    | 32                     | 43                                  |  |  |  |
| 1A, 1B,<br>3E, 3F         | 24576, 28672,<br>30720, 32768               | 8                                                 | 12                    | 24                     | 32                                  |  |  |  |
| 1C, 1D                    | 36864, 40960                                | 5                                                 | 8                     | 16                     | 21                                  |  |  |  |
| 1E, 1F                    | 49152, 61440                                | 4                                                 | 6                     | 12                     | 16                                  |  |  |  |

#### Notes:

- 1. Values are in kHz unless otherwise specified.
- 2. FDR Hex and Divider (Dec) values are listed in corresponding order.
- 3. Multiple Divider (Dec) values generate the same input frequency, but each Divider (Dec) value generates a unique output frequency (see Table 14).
- 4. Available for the 266-MHz part only.

Table 14 provides the  $I^2C$  output AC timing specifications for the MPC8241 at recommended operating conditions (see Table 2) with  $LV_{DD} = 3.3~V \pm 0.3~V$ . Figure 16 through Figure 19 show the  $I^2C$  timing diagrams.

Table 14. I<sup>2</sup>C Output AC Timing Specifications

| Num | Characteristic                             | Min                                                                                                                                                                                                                                        | Max | Unit | Notes |
|-----|--------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|-------|
| 1   | Start condition hold time                  | $(FDR[5] == 0) \times (D_{FDR}/16)/2N + (FDR[5]$<br>== 1) \times (D_{FDR}/16)/2M                                                                                                                                                           | _   | CLKs | 1–3   |
| 2   | Clock low period                           | D <sub>FDR</sub> /2                                                                                                                                                                                                                        | _   | CLKs | 1–3   |
| 3   | SCL/SDA rise time (from 0.5 to 2.4 V)      | _                                                                                                                                                                                                                                          | _   | ms   | 4     |
| 4   | Data hold time                             | $8.0 + (16 \times 2^{\text{FDR}[4:2]}) \times (5 - 4(\{\text{FDR}[5], \text{FDR}[1]\} == b'10) - 3(\{\text{FDR}[5], \text{FDR}[1]\} == b'11) - 2(\{\text{FDR}[5], \text{FDR}[1]\} == b'00) - 1(\{\text{FDR}[5], \text{FDR}[1]\} == b'01))$ |     | CLKs | 1–3   |
| 5   | SCL/SDA fall time (from 2.4 to 0.5 V)      | _                                                                                                                                                                                                                                          | < 5 | ns   | 5     |
| 6   | Clock high time                            | D <sub>FDR</sub> /2                                                                                                                                                                                                                        | _   | CLKs | 1–3   |
| 7   | Data setup time (MPC8241 as a master only) | (D <sub>FDR</sub> /2) – (output data hold time)                                                                                                                                                                                            | _   | CLKs | 1, 3  |

#### MPC8241 Integrated Processor Hardware Specifications, Rev. 8

Table 14. I<sup>2</sup>C Output AC Timing Specifications (continued)

| Num | Characteristic Min                                             |                                                       | Max | Unit | Notes |
|-----|----------------------------------------------------------------|-------------------------------------------------------|-----|------|-------|
| 8   | Start condition setup time (for repeated start condition only) | D <sub>FDR</sub> + (output start condition hold time) | _   | CLKs | 1–3   |
| 9   | Stop condition setup time                                      | 4.0                                                   | _   | CLKs | 1, 2  |

#### Notes:

- 1. Units for these specifications are in SDRAM\_CLK units.
- 2. The actual values depend on the setting of the digital filter frequency sampling rate (DFFSR) bits in the frequency divider register, I2CFDR. Therefore, the timings in this table are all relative to qualified signals. The qualified SCL and SDA are delayed signals in comparison to real time on the I<sup>2</sup>C bus. The qualified SCL, SDA signals are delayed by the SDRAM\_CLK clock times DFFSR times two plus one SDRAM\_CLK clock. The resulting delay value is added to the value in the table (where this note is referenced). See Figure 17.
- 3. D<sub>FDR</sub> is the decimal divider number indexed by FDR[5:0] value. Refer to Table 10-5 in the MPC8245 Integrated Processor Reference Manual. FDR[x] refers to the frequency divider register, I2CFDR bit x. N is equal to a variable number resulting from the divide (data hold time value) equal to a number less than 16. M is equal to a variable number resulting from the divide (data hold time value) equal to a number less than 9.
- 4. Because SCL and SDA are open-drain outputs, which the MPC8241 can only drive low, the time required for SCL or SDA to reach a high level depends on external signal capacitance and pull-up resistor values.
- 5. Specified at a nominal 50 pF load.



Figure 16. I<sup>2</sup>C Timing Diagram I



Figure 17. I<sup>2</sup>C Timing Diagram II

MPC8241 Integrated Processor Hardware Specifications, Rev. 8 28 Freescale Semiconductor



Note: DFFSR filter clock is the SDRAM\_CLK clock times DFFSR value.

Figure 18. I<sup>2</sup>C Timing Diagram III



Note: The delay is the local memory clock times DFFSR times two plus one local memory clock.

Figure 19. I<sup>2</sup>C Timing Diagram IV (Qualified Signal)

## 4.3.5 PIC Serial Interrupt Mode AC Timing Specifications

Table 15 provides the PIC serial interrupt mode AC timing specifications for the MPC8241 at recommended operating conditions (see Table 2) with  $GV_{DD}$ = 3.3 V  $\pm$  5% and  $LV_{DD}$  = 3.3 V  $\pm$  0.3 V.

| Num | Characteristic                            | Min Max                      |                              | Unit | Notes |
|-----|-------------------------------------------|------------------------------|------------------------------|------|-------|
| 1   | S_CLK frequency                           | 1/14 SDRAM_SYNC_IN           | 1/2 SDRAM_SYNC_IN            | MHz  | 1     |
| 2   | S_CLK duty cycle                          | 40                           | 60                           | %    | _     |
| 3   | S_CLK output valid time                   | _                            | 6                            | ns   | _     |
| 4   | Output hold time                          | 0                            | _                            | ns   | _     |
| 5   | S_FRAME, S_RST output valid time          | _                            | — 1 sys_logic_clk period + 6 |      | 2     |
| 6   | S_INT input setup time to S_CLK           | 1 sys_logic_clk period + 2 — |                              | ns   | 2     |
| 7   | S_INT inputs invalid (hold time) to S_CLK | _                            |                              | ns   | 2     |

**Table 15. PIC Serial Interrupt Mode AC Timing Specifications** 

#### Notes:

- See the MPC8245 Integrated Processor Reference Manual for a description of the PIC interrupt control register (ICR) and S\_CLK frequency programming.
- 2. S\_RST, S\_FRAME, and S\_INT shown in Figure 20 and Figure 21, depict timing relationships to *sys\_logic\_clk* and S\_CLK and do not describe functional relationships between S\_RST, S\_FRAME, and S\_INT. The *MPC8245 Integrated Processor Reference Manual* describes the functional relationships between these signals.
- 3. The sys\_logic\_clk waveform is the clocking signal of the internal peripheral logic from the output of the peripheral logic PLL; sys\_logic\_clk is the same as SDRAM\_SYNC\_IN when the SDRAM\_SYNC\_OUT to SDRAM\_SYNC\_IN feedback loop is implemented and the DLL is locked. See the MPC8245 Integrated Processor Reference Manual for a complete clocking description.

MPC8241 Integrated Processor Hardware Specifications, Rev. 8



Figure 20. PIC Serial Interrupt Mode Output Timing Diagram



Figure 21. PIC Serial Interrupt Mode Input Timing Diagram

#### 4.3.6 **IEEE 1149.1 (JTAG) AC Timing Specifications**

Table 16 provides the JTAG AC timing specifications for the MPC8241 while in the JTAG operating mode at recommended operating conditions (see Table 2) with LV<sub>DD</sub> =  $3.3 \text{ V} \pm 0.3 \text{ V}$ . Timings are independent of the system clock (PCI\_SYNC\_IN).

|     | Table 16. JTAG AC Timing Specification (Independent of PCI_SYNC_IN) |     |     |      |       |  |  |
|-----|---------------------------------------------------------------------|-----|-----|------|-------|--|--|
| Num | Characteristic                                                      | Min | Max | Unit | Notes |  |  |
|     | TCK frequency of operation                                          | 0   | 25  | MHz  |       |  |  |
| 1   | TCK cycle time                                                      | 40  | _   | ns   |       |  |  |

| itaiii | Characteristic                          |    | Wax | 0   | 110103 |
|--------|-----------------------------------------|----|-----|-----|--------|
|        | TCK frequency of operation              | 0  | 25  | MHz |        |
| 1      | TCK cycle time                          | 40 | _   | ns  |        |
| 2      | TCK clock pulse width measured at 1.5 V | 20 | _   | ns  |        |
| 3      | TCK rise and fall times                 | 0  | 3   | ns  |        |
| 4      | TRST setup time to TCK falling edge     | 10 | _   | ns  | 1      |
| 5      | TRST assert time                        | 10 | _   | ns  |        |
| 6      | Input data setup time                   | 5  | _   | ns  | 2      |
| 7      | Input data hold time                    | 15 | _   | ns  | 2      |
| 8      | TCK to output data valid                | 0  | 30  | ns  | 3      |
| 9      | TCK to output high impedance            | 0  | 30  | ns  | 3      |
| 10     | TMS, TDI data setup time                | 5  | _   | ns  |        |
|        |                                         |    |     |     |        |

MPC8241 Integrated Processor Hardware Specifications, Rev. 8

| Num | Characteristic            | Min | Max | Unit | Notes |
|-----|---------------------------|-----|-----|------|-------|
| 11  | TMS, TDI data hold time   | 15  | _   | ns   |       |
| 12  | TCK to TDO data valid     | 0   | 15  | ns   |       |
| 13  | TCK to TDO high impedance | 0   | 15  | ns   |       |

#### Notes:

- 1.  $\overline{\text{TRST}}$  is an asynchronous signal. The setup time is for test purposes only.
- 2. Nontest (other than TDI and TMS) signal input timing with respect to TCK.
- 3. Nontest (other than TDO) signal output timing with respect to TCK.

Figure 22 through Figure 25 show the different timing diagrams for JTAG.



Figure 22. JTAG Clock Input Timing Diagram



Figure 23. JTAG TRST Timing Diagram



Figure 24. JTAG Boundary Scan Timing Diagram



Figure 25. Test Access Port Timing Diagram

#### 5 **Package Description**

This section details package parameters, pin assignments, and dimensions.

#### **Package Parameters for the MPC8241** 5.1

The MPC8241 uses a 25 mm × 25 mm, cavity up, 357-pin plastic ball grid array (PBGA) package. The package parameters are as follows.

 $25 \text{ mm} \times 25 \text{ mm}$ Package outline

357 Interconnects

Pitch 1.27 mm

Solder balls ZP (PBGA)—62 Sn/36 Pb/2 Ag—available only in Rev B parts

ZQ (Thick subtrate thick mold cap PBGA)—62 Sn/36 Pb/2 Ag

VR (Lead free version of package)—95.5 Sn/4.0 Ag/0.5 Cu

Solder ball diameter 0.75 mm Maximum module height 2.52 mm Co-planarity specification 0.15 mm

Maximum force 6.0 lbs. total, uniformly distributed over package (8 grams/ball)

MPC8241 Integrated Processor Hardware Specifications, Rev. 8 32 Freescale Semiconductor

33

## 5.2 Pin Assignments and Package Dimensions

Figure 26 shows the top surface, side profile, and pinout of the MPC8241, 357 PBGA ZP package. Note that this is available for Rev. B parts only.



Figure 26. MPC8241 Package Dimensions and Pinout Assignments (ZP Package)

MPC8241 Integrated Processor Hardware Specifications, Rev. 8

#### **Package Description**

Figure 27 shows the top surface, side profile, and pinout of the MPC8241, 357 PBGA ZQ and VR packages.



Figure 27. MPC8241 Package Dimensions and Pinout Assignments (ZQ and VR Packages)

## 5.3 Pinout Listings

Table 17 provides the pinout listing for the MPC8241, 357 PBGA package.

Table 17. MPC8241 Pinout Listing

| Signal Name     | Package Pin Number                                                                                                       | Pin Type     | Power<br>Supply                    | Output<br>Driver Type | Notes   |
|-----------------|--------------------------------------------------------------------------------------------------------------------------|--------------|------------------------------------|-----------------------|---------|
|                 | PCI Inter                                                                                                                | face Signals | }                                  |                       |         |
| C/BE[3:0]       | V11 V7 W3 R3                                                                                                             | I/O          | GV <sub>DD</sub> OV <sub>DD</sub>  | DRV_PCI               | 1, 2    |
| DEVSEL          | U6                                                                                                                       | I/O          | GV <sub>DD</sub> OV <sub>DD</sub>  | DRV_PCI               | 2, 3    |
| FRAME           | T8                                                                                                                       | I/O          | GV <sub>DD</sub> OV <sub>DD</sub>  | DRV_PCI               | 2, 3    |
| ĪRDY            | U7                                                                                                                       | I/O          | GV <sub>DD</sub> OV <sub>DD</sub>  | DRV_PCI               | 2, 3    |
| LOCK            | V6                                                                                                                       | Input        | GV <sub>DD</sub> OV <sub>DD</sub>  | _                     | 3       |
| AD[31:0]        | U13 V13 U11 W14 V14 U12 W10<br>T10 V10 U9 V9 W9 W8 T9 W7<br>V8 V4 W4 V3 V2 T5 R6 V1 T2 U3<br>P3 T4 R1 T3 R4 U2 U1        | I/O          | GV <sub>DD</sub> _OV <sub>DD</sub> | DRV_PCI               | 1, 2    |
| PAR             | R7                                                                                                                       | I/O          | GV <sub>DD</sub> OV <sub>DD</sub>  | DRV_PCI               | 2       |
| GNT[3:0]        | W15 U15 W17 V12                                                                                                          | Output       | GV <sub>DD</sub> OV <sub>DD</sub>  | DRV_PCI               | 1, 2    |
| GNT4/DA5        | T11                                                                                                                      | Output       | GV <sub>DD</sub> OV <sub>DD</sub>  | DRV_PCI               | 2, 4, 5 |
| REQ[3:0]        | V16 U14 T15 V15                                                                                                          | Input        | GV <sub>DD</sub> OV <sub>DD</sub>  | _                     | 1, 6    |
| REQ4/DA4        | W13                                                                                                                      | I/O          | GV <sub>DD</sub> OV <sub>DD</sub>  | _                     | 5, 6    |
| PERR            | T7                                                                                                                       | I/O          | GV <sub>DD</sub> OV <sub>DD</sub>  | DRV_PCI               | 2, 3, 7 |
| SERR            | U5                                                                                                                       | I/O          | GV <sub>DD</sub> OV <sub>DD</sub>  | DRV_PCI               | 2, 3, 8 |
| STOP            | W5                                                                                                                       | I/O          | GV <sub>DD</sub> OV <sub>DD</sub>  | DRV_PCI               | 2, 3    |
| TRDY            | W6                                                                                                                       | I/O          | GV <sub>DD</sub> OV <sub>DD</sub>  | DRV_PCI               | 2, 3    |
| ĪNTA            | T12                                                                                                                      | Output       | GV <sub>DD</sub> OV <sub>DD</sub>  | DRV_PCI               | 2, 8    |
| IDSEL           | U10                                                                                                                      | Input        | GV <sub>DD</sub> OV <sub>DD</sub>  | _                     |         |
|                 | Memory Int                                                                                                               | erface Signa | als                                |                       |         |
| MDL[0:31]       | M19 M17 L16 L17 K18 J18 K17<br>K16 J15 J17 H18 F16 H16 H15<br>G17 D19 B3 C4 C2 D3 G5 E1 H5<br>E2 F1 F2 G2 J5 H1 H4 J4 J1 | I/O          | GV <sub>DD</sub> OV <sub>DD</sub>  | DRV_STD_MEM           | 1, 9    |
| MDH[0:31]       | M18 L18 L15 K19 K15 J19 J16<br>H17 G19 G18 G16 D18 F18 E18<br>G15 E15 C3 D4 E5 F5 D1 E4 D2<br>E3 F4 G3 G4 G1 H2 J3 J2 K5 | I/O          | GV <sub>DD</sub> OV <sub>DD</sub>  | DRV_STD_MEM           | 1       |
| DQM[0:7]        | A18 B18 A6 C7 D15 D14 A9 B8                                                                                              | Output       | GV <sub>DD</sub> OV <sub>DD</sub>  | DRV_MEM_CTRL          | 1       |
| <u>CS</u> [0:7] | A17 B17 C16 C17 C9 C8<br>A10 B10                                                                                         | Output       | GV <sub>DD</sub> OV <sub>DD</sub>  | DRV_MEM_CTRL          | 1       |
| FOE             | A7                                                                                                                       | I/O          | GV <sub>DD</sub> OV <sub>DD</sub>  | DRV_MEM_CTRL          | 10, 11  |
| RCS0            | C10                                                                                                                      | Output       | GV <sub>DD</sub> _OV <sub>DD</sub> | DRV_MEM_CTRL          | 10, 11  |

#### **Package Description**

Table 17. MPC8241 Pinout Listing (continued)

| Signal Name         | Package Pin Number                         | Pin Type     | Power<br>Supply                   | Output<br>Driver Type | Notes     |  |  |  |  |
|---------------------|--------------------------------------------|--------------|-----------------------------------|-----------------------|-----------|--|--|--|--|
| RCS1                | В9                                         | Output       | GV <sub>DD</sub> OV <sub>DD</sub> | DRV_MEM_CTRL          |           |  |  |  |  |
| RCS2/TRIG_IN        | P18                                        | I/O          | GV <sub>DD</sub> OV <sub>DD</sub> | _                     | 5, 12     |  |  |  |  |
| RCS3/TRIG_OUT       | N18                                        | Output       | GV <sub>DD</sub> OV <sub>DD</sub> | DRV_STD_MEM           | 5         |  |  |  |  |
| SDMA[1:0]           | A15 B15                                    | I/O          | GV <sub>DD</sub> OV <sub>DD</sub> | DRV_MEM_CTRL          | 1, 10, 11 |  |  |  |  |
| SDMA[11:2]          | A11 B12 A12 C12 B13 C13 D12<br>A14 C14 B14 | Output       | GV <sub>DD</sub> OV <sub>DD</sub> | DRV_MEM_CTRL          | 1         |  |  |  |  |
| DRDY                | P1                                         | Input        | GV <sub>DD</sub> OV <sub>DD</sub> | _                     | 12, 13    |  |  |  |  |
| SDMA12/SRESET       | L3                                         | I/O          | GV <sub>DD</sub> OV <sub>DD</sub> | DRV_MEM_CTRL          | 5, 12     |  |  |  |  |
| SDMA13/TBEN         | K3                                         | I/O          | GV <sub>DD</sub> OV <sub>DD</sub> | DRV_MEM_CTRL          | 5, 12     |  |  |  |  |
| SDMA14/CHKSTOP_IN   | K2                                         | I/O          | GV <sub>DD</sub> OV <sub>DD</sub> | DRV_MEM_CTRL          | 5, 12     |  |  |  |  |
| SDBA1               | C11                                        | Output       | GV <sub>DD</sub> OV <sub>DD</sub> | DRV_MEM_CTRL          |           |  |  |  |  |
| SDBA0               | B11                                        | Output       | GV <sub>DD</sub> OV <sub>DD</sub> | DRV_MEM_CTRL          |           |  |  |  |  |
| PAR[0:7]            | E19 C19 D5 D6 E16 F17 B2 C1                | I/O          | GV <sub>DD</sub> OV <sub>DD</sub> | DRV_STD_MEM           | 1         |  |  |  |  |
| SDRAS               | B19                                        | Output       | GV <sub>DD</sub> OV <sub>DD</sub> | DRV_MEM_CTRL          | 10        |  |  |  |  |
| SDCAS               | D16                                        | Output       | GV <sub>DD</sub> OV <sub>DD</sub> | DRV_MEM_CTRL          | 10        |  |  |  |  |
| CKE                 | C6                                         | Output       | GV <sub>DD</sub> OV <sub>DD</sub> | DRV_MEM_CTRL          | 10, 11    |  |  |  |  |
| WE                  | B16                                        | Output       | GV <sub>DD</sub> OV <sub>DD</sub> | DRV_MEM_CTRL          |           |  |  |  |  |
| ĀS                  | A16                                        | Output       | GV <sub>DD</sub> OV <sub>DD</sub> | DRV_MEM_CTRL          | 10, 11    |  |  |  |  |
|                     | PIC Con                                    | trol Signals |                                   |                       |           |  |  |  |  |
| IRQ0/S_INT          | P4                                         | Input        | GV <sub>DD</sub> OV <sub>DD</sub> | _                     |           |  |  |  |  |
| IRQ1/S_CLK          | R2                                         | I/O          | GV <sub>DD</sub> OV <sub>DD</sub> | DRV_PCI               |           |  |  |  |  |
| IRQ2/S_RST          | U19                                        | I/O          | GV <sub>DD</sub> OV <sub>DD</sub> | DRV_PCI               |           |  |  |  |  |
| IRQ3/S_FRAME        | P15                                        | I/O          | GV <sub>DD</sub> OV <sub>DD</sub> | DRV_PCI               |           |  |  |  |  |
| IRQ4/L_INT          | P2                                         | I/O          | GV <sub>DD</sub> OV <sub>DD</sub> | DRV_PCI               |           |  |  |  |  |
|                     | I <sup>2</sup> C Con                       | trol Signals |                                   |                       |           |  |  |  |  |
| SDA                 | P17                                        | I/O          | GV <sub>DD</sub> OV <sub>DD</sub> | DRV_STD_MEM           | 8, 12     |  |  |  |  |
| SCL                 | R19                                        | I/O          | GV <sub>DD</sub> OV <sub>DD</sub> | DRV_STD_MEM           | 8, 12     |  |  |  |  |
|                     | DUART Co                                   | ontrol Signa | ls                                |                       |           |  |  |  |  |
| SOUT1/PCI_CLK0      | T16                                        | Output       | GV <sub>DD</sub> OV <sub>DD</sub> | DRV_MEM_CTRL          | 5, 14     |  |  |  |  |
| SIN1/PCI_CLK1       | U16                                        | I/O          | GV <sub>DD</sub> OV <sub>DD</sub> | DRV_MEM_CTRL          | 5, 14, 24 |  |  |  |  |
| SOUT2/RTS1/PCI_CLK2 | W18                                        | Output       | GV <sub>DD</sub> OV <sub>DD</sub> | DRV_MEM_CTRL          | 5, 14     |  |  |  |  |
| SIN2/CTS1/PCI_CLK3  | V19                                        | I            | GV <sub>DD</sub> OV <sub>DD</sub> | DRV_MEM_CTRL          | 5, 14, 24 |  |  |  |  |
| Clock-Out Signals   |                                            |              |                                   |                       |           |  |  |  |  |
| PCI_CLK0/SOUT1      | T16                                        | Output       | GV <sub>DD</sub> OV <sub>DD</sub> | DRV_PCI_CLK           | 5, 14     |  |  |  |  |

MPC8241 Integrated Processor Hardware Specifications, Rev. 8

Table 17. MPC8241 Pinout Listing (continued)

| Signal Name                | Package Pin Number | Pin Type     | Power<br>Supply                    | Output<br>Driver Type | Notes        |  |  |
|----------------------------|--------------------|--------------|------------------------------------|-----------------------|--------------|--|--|
| PCI_CLK1/SIN1              | U16                | Output       | GV <sub>DD</sub> _OV <sub>DD</sub> | DRV_PCI_CLK           | 5, 14, 24    |  |  |
| PCI_CLK2/RTS1/SOUT2        | W18                | Output       | GV <sub>DD</sub> OV <sub>DD</sub>  | DRV_PCI_CLK           | 5, 14        |  |  |
| PCI_CLK3/CTS1/SIN2         | V19                | Output       | GV <sub>DD</sub> OV <sub>DD</sub>  | DRV_PCI_CLK           | 5, 14, 24    |  |  |
| PCI_CLK4/DA3               | V17                | Output       | GV <sub>DD</sub> OV <sub>DD</sub>  | DRV_PCI_CLK           | 5, 14        |  |  |
| PCI_SYNC_OUT               | U17                | Output       | GV <sub>DD</sub> _OV <sub>DD</sub> | DRV_PCI_CLK           |              |  |  |
| PCI_SYNC_IN                | V18                | Input        | GV <sub>DD</sub> OV <sub>DD</sub>  | _                     |              |  |  |
| SDRAM_CLK[0:3]             | D7 B7 C5 A5        | Output       | GV <sub>DD</sub> OV <sub>DD</sub>  | DRV_MEM_CTRL          | 1, 22        |  |  |
| SDRAM_SYNC_OUT             | B4                 | Output       | GV <sub>DD</sub> OV <sub>DD</sub>  | DRV_MEM_CTRL          |              |  |  |
| SDRAM_SYNC_IN              | A4                 | Input        | GV <sub>DD</sub> _OV <sub>DD</sub> | _                     |              |  |  |
| CKO/DA1                    | L1                 | Output       | GV <sub>DD</sub> _OV <sub>DD</sub> | DRV_STD_MEM           | 5            |  |  |
| OSC_IN                     | R17                | Input        | GV <sub>DD</sub> OV <sub>DD</sub>  | _                     | 15           |  |  |
|                            | Miscellar          | neous Signal | s                                  |                       |              |  |  |
| HRST_CTRL                  | M2                 | Input        | GV <sub>DD</sub> OV <sub>DD</sub>  | _                     | 25           |  |  |
| HRST_CPU                   | L4                 | Input        | GV <sub>DD</sub> OV <sub>DD</sub>  | _                     | 25           |  |  |
| MCP                        | K4                 | Output       | GV <sub>DD</sub> _OV <sub>DD</sub> | DRV_STD_MEM           | 10, 11, 16   |  |  |
| NMI                        | M1                 | Input        | GV <sub>DD</sub> OV <sub>DD</sub>  | _                     |              |  |  |
| SMI                        | L2                 | Input        | GV <sub>DD</sub> _OV <sub>DD</sub> | _                     | 12           |  |  |
| SRESET/SDMA12              | L3                 | I/O          | GV <sub>DD</sub> OV <sub>DD</sub>  | DRV_MEM_CTRL          | 5, 12        |  |  |
| TBEN/SDMA13                | К3                 | I/O          | GV <sub>DD</sub> OV <sub>DD</sub>  | DRV_MEM_CTRL          | 5, 12        |  |  |
| QACK/DA0                   | A3                 | Output       | GV <sub>DD</sub> OV <sub>DD</sub>  | DRV_STD_MEM           | 5, 11, 12    |  |  |
| CHKSTOP_IN/SDMA14          | K2                 | I/O          | GV <sub>DD</sub> _OV <sub>DD</sub> | DRV_MEM_CTRL          | 5, 12        |  |  |
| TRIG_IN/RCS2               | P18                | I/O          | GV <sub>DD</sub> OV <sub>DD</sub>  | _                     | 5, 12        |  |  |
| TRIG_OUT/RCS3              | N18                | Output       | GV <sub>DD</sub> _OV <sub>DD</sub> | DRV_STD_MEM           | 5, 12        |  |  |
| MAA[0:2]                   | E17 D17 C18        | Output       | GV <sub>DD</sub> _OV <sub>DD</sub> | DRV_STD_MEM           | 1, 10, 11    |  |  |
| MIV                        | K1                 | Output       | GV <sub>DD</sub> OV <sub>DD</sub>  | DRV_STD_MEM           | 23           |  |  |
| PMAA[0:1]                  | N19 N17            | Output       | GV <sub>DD</sub> OV <sub>DD</sub>  | DRV_STD_MEM           | 1, 2, 10, 11 |  |  |
| PMAA[2]                    | M15                | Output       | GV <sub>DD</sub> _OV <sub>DD</sub> | DRV_STD_MEM           | 1, 2, 11     |  |  |
| Test/Configuration Signals |                    |              |                                    |                       |              |  |  |
| PLL_CFG[0:4]/DA[10:6]      | N3 N2 N1 M4 M3     | I/O          | GV <sub>DD</sub> _OV <sub>DD</sub> | _                     | 1, 5, 20     |  |  |
| TEST0                      | P16                | Input        | GV <sub>DD</sub> OV <sub>DD</sub>  | _                     | 13, 21       |  |  |
| RTC                        | D13                | Input        | GV <sub>DD</sub> OV <sub>DD</sub>  | _                     | 12           |  |  |
| TCK                        | T19                | Input        | GV <sub>DD</sub> OV <sub>DD</sub>  | _                     | 6, 13        |  |  |
| TDI                        | N15                | Input        | GV <sub>DD</sub> OV <sub>DD</sub>  | _                     | 6, 13        |  |  |
| TDO                        | T17                | Output       | GV <sub>DD</sub> OV <sub>DD</sub>  | DRV_PCI               | 23           |  |  |

### **Package Description**

Table 17. MPC8241 Pinout Listing (continued)

| Signal Name                                 | Package Pin Number                                                                                                                                                                                                                                                                  | Pin Type                                                | Power<br>Supply                   | Output<br>Driver Type | Notes     |  |  |  |
|---------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|-----------------------------------|-----------------------|-----------|--|--|--|
| TMS                                         | T18                                                                                                                                                                                                                                                                                 | Input                                                   | GV <sub>DD</sub> OV <sub>DD</sub> | _                     | 6, 13     |  |  |  |
| TRST                                        | R16                                                                                                                                                                                                                                                                                 | Input                                                   | GV <sub>DD</sub> OV <sub>DD</sub> | _                     | 6, 13     |  |  |  |
|                                             | Power and                                                                                                                                                                                                                                                                           | Ground Sign                                             | als                               |                       |           |  |  |  |
| GNDRING/GND                                 | F07 F08 F09 F10 F11 F12 F13<br>G07 G08 G09 G10 G11 G12 G13<br>H07 H08 H09 H10 H11 H12 H13<br>J07 J08 J09 J10 J11 J12 J13 K07<br>K08 K09 K10 K11 K12 K13 L07<br>L08 L09 L10 L11 L12 L13 M07<br>M08 M09 M10 M11 M12 M13<br>N07 N08 N09 N10 N11 N12 N13<br>P08 P09 P10 P11 P12 P13 R15 | Ground                                                  |                                   | _                     | 17        |  |  |  |
| LV <sub>DD</sub>                            | R18 U18 T1 U4 T6 W11 T14                                                                                                                                                                                                                                                            | Reference<br>voltage<br>3.3 V,<br>5.0 V                 | LV <sub>DD</sub>                  | _                     |           |  |  |  |
| GV <sub>DD</sub> _OV <sub>DD</sub> /PWRRING | D09 D10 D11 E06 E07 E08 E09<br>E10 E11 E12 E13 E14 F06 F14<br>G06 G14 H06 H14 J06 J14 K06<br>K14 L06 L14 M06 M14 N06 N14<br>P06 P07 P14 R08 R09 R10 R11<br>R12                                                                                                                      | Power for<br>memory<br>drivers and<br>PCI/Stnd<br>3.3 V | GV <sub>DD</sub> OV <sub>DD</sub> |                       | 18        |  |  |  |
| V <sub>DD</sub>                             | F03 H3 L5 N4 P5 V5 U8 W12<br>W16 R13 P19 L19 H19 F19 F15<br>C15 A13 A8 B5 A2                                                                                                                                                                                                        | Power for core 1.8 V                                    | V <sub>DD</sub>                   | 1                     |           |  |  |  |
| No Connect                                  | N5 W2 B1                                                                                                                                                                                                                                                                            | _                                                       | _                                 | _                     |           |  |  |  |
| AV <sub>DD</sub>                            | M5                                                                                                                                                                                                                                                                                  | Power for<br>PLL (CPU<br>core logic)<br>1.8 V           | AV <sub>DD</sub>                  | _                     |           |  |  |  |
| AV <sub>DD</sub> 2                          | R14                                                                                                                                                                                                                                                                                 | Power for<br>PLL<br>(peripheral<br>logic)<br>1.8 V      | AV <sub>DD</sub> 2                | <u> </u>              |           |  |  |  |
| Debug/Manufacturing Pins                    |                                                                                                                                                                                                                                                                                     |                                                         |                                   |                       |           |  |  |  |
| DA0/QACK                                    | A3                                                                                                                                                                                                                                                                                  | Output                                                  | $GV_DD\!\!\!-\!\!OV_DD$           | DRV_STD_MEM           | 5, 11, 12 |  |  |  |
| DA1/CKO                                     | L1                                                                                                                                                                                                                                                                                  | Output                                                  | GV <sub>DD</sub> OV <sub>DD</sub> | DRV_STD_MEM           | 5         |  |  |  |
| DA2                                         | R5                                                                                                                                                                                                                                                                                  | Output                                                  | $GV_DD\!\!\!-\!\!OV_DD$           | DRV_PCI               | 19        |  |  |  |
| DA3/PCI_CLK4                                | V17                                                                                                                                                                                                                                                                                 | Output                                                  | $GV_DD\!\!\!-\!\!OV_DD$           | DRV_PCI_CLK           | 5         |  |  |  |
| DA4/REQ4                                    | W13                                                                                                                                                                                                                                                                                 | I/O                                                     | $GV_DD\!\!\!-\!\!OV_DD$           | _                     | 5, 6      |  |  |  |
| DA5/GNT4                                    | T11                                                                                                                                                                                                                                                                                 | Output                                                  | $GV_DD\!\!\!-\!\!OV_DD$           | DRV_PCI               | 2, 4, 5   |  |  |  |

MPC8241 Integrated Processor Hardware Specifications, Rev. 8

| Signal Name               | Package Pin Number | Pin Type | Power<br>Supply                    | Output<br>Driver Type | Notes    |
|---------------------------|--------------------|----------|------------------------------------|-----------------------|----------|
| DA[10:6]/<br>PLL_CFG[0:4] | N3 N2 N1 M4 M3     | I/O      | GV <sub>DD</sub> OV <sub>DD</sub>  | _                     | 1, 5, 20 |
| DA[11]                    | T13                | Output   | GV <sub>DD</sub> OV <sub>DD</sub>  | DRV_PCI               | 1, 19    |
| DA[12:13]                 | M16 N16            | Output   | GV <sub>DD</sub> OV <sub>DD</sub>  | DRV_STD_MEM           | 19       |
| DA[14:15]                 | B6 D8              | Output   | GV <sub>DD</sub> _OV <sub>DD</sub> | DRV_MEM_CTRL          | 1, 19    |

### Notes:

- 1. Multi-pin signals such as AD[31:0] or MDL[0:31] physical package pin numbers are listed in order corresponding to the signal names. Ex: AD0 is on pin U1, AD1 is on pin U2,..., AD31 is on pin U13.
- 2. This pin is affected by a programmable PCI\_HOLD\_DEL parameter.
- 3. A weak pull-up resistor (2–10 k $\Omega$ ) should be placed on this PCI control pin to LV<sub>DD</sub>.
- 4. GNT4 is a reset configuration pin with an internal pull-up resistor that is enabled only when in the reset state.
- 5. This pin is a multiplexed signal and appears more than once in this table.
- 6. This pin has an internal pull-up resistor that is enabled at all times. The value of the internal pull-up resistor is not guaranteed, but is sufficient to prevent unused inputs from floating.
- 7. This pin is a sustained three-state pin as defined by the PCI Local Bus Specification (Rev. 2.2).
- 8. This pin is an open-drain signal.
- 9. DL[0] is a reset configuration pin with an internal pull-up resistor that is enabled only when in the reset state. The value of the internal pull-up resistor is not guaranteed, but is sufficient to ensure that a logic 1 is read into configuration bits during
- 10. This pin has an internal pull-up resistor that is enabled only when in the reset state. The value of the internal pull-up resistor is not guaranteed, but is sufficient to ensure that a logic 1 is read into configuration bits during reset.
- 11. This pin is a reset configuration pin.
- 12. A weak pull-up resistor (2–10 k $\Omega$ ) should be placed on this pin to  $GV_{DD}$ \_ $OV_{DD}$ .
- 13.  $V_{IH}$  and  $V_{II}$  for these signals are the same as the PCI  $V_{IH}$  and  $V_{II}$  entries in Table 3.
- 14. External PCI clocking source or fanout buffer may be required for system if using the MPC8241 DUART functionality because PCI\_CLK[0:3] are not available in DUART mode. Only PCI\_CLK4 is available in DUART mode.
- 15. OSC IN uses the 3.3-V PCI interface driver, which is 5-V tolerant. See Table 2 for details.
- 16. This pin can be programmed as driven (default) or as open-drain (in MIOCR 1).
- 17. All grounded pins are connected together. Connections should not be made to individual pins. The list represents the balls that are connected to ground.
- 18.  $GV_{DD}$ OV<sub>DD</sub> must not exceed  $V_{DD}$ /AV<sub>DD</sub>/AV<sub>DD</sub>2 by more than 1.8 V at any time including during power-on reset. Note that GV<sub>DD</sub>OV<sub>DD</sub> pins are all shorted together, PWRRING. The list represents the balls that are connected to PWRRING. Connections should not be made to individual PWRRING pins.
- 19. Treat these pins as no connects unless debug address functionality is used.
- 20. PLL\_CFG signals must be driven on reset and must be held for at least 25 clock cycles after the negation of HRST\_CTRL and HRST\_CPU in order to be latched.
- 21. Place a pull-up resistor of 120  $\Omega$  or less on the TESTO pin.
- 22. SDRAM\_CLK[0:3] and SDRAM\_SYNC\_OUT signals use DRV\_MEM\_CTRL for chip Rev. 1.1 (A). These signals use DRV\_MEM\_CLK for chip Rev. 1.2B.
- 23. The driver capability of this pin is hardwired to 40  $\Omega$  and cannot be changed.
- 24. Freescale typically expects that customers using the serial port will have sufficient drivers available in the RS232 transceiver to drive the  $\overline{\text{CTS}}$  pin actively as an input if they are using that mode. No pullups would be needed in these circumstances.
- 25. HRST CPU/HRST CTRL must transition from a logic 0 to a logic 1 in less than one SDRAM SYNC IN clock cycle for the device to be in the nonreset state

MPC8241 Integrated Processor Hardware Specifications, Rev. 8 Freescale Semiconductor 39

# 6 PLL Configuration

The PLL\_CFG[0:4] are configured by the internal PLLs. For a specific PCI\_SYNC\_IN (PCI bus) frequency, the PLL configuration signals set both the peripheral logic/memory bus PLL (VCO) frequency of operation for the PCI-to-memory frequency multiplying and the MPC603e CPU PLL (VCO) frequency of operation for memory-to-CPU frequency multiplying. The PLL configurations are shown in Table 18 and Table 19.

Table 18. PLL Configurations (166- and 200-MHz)

|                  |                               | 166 MHz-Part <sup>2</sup>                                              |                                                        |                                | 200-MHz Part <sup>2</sup>                                              |                                                        |                                | Multipliers                 |                             |
|------------------|-------------------------------|------------------------------------------------------------------------|--------------------------------------------------------|--------------------------------|------------------------------------------------------------------------|--------------------------------------------------------|--------------------------------|-----------------------------|-----------------------------|
| Ref <sup>2</sup> | PLL_CFG<br>[0:4] <sup>1</sup> | PCI Clock<br>Input<br>(PCI_<br>SYNC_IN)<br>Range <sup>3</sup><br>(MHz) | Periph<br>Logic/<br>Mem<br>Bus Clock<br>Range<br>(MHz) | CPU<br>Clock<br>Range<br>(MHz) | PCI Clock<br>Input<br>(PCI_<br>SYNC_IN)<br>Range <sup>3</sup><br>(MHz) | Periph<br>Logic/<br>Mem Bus<br>Clock<br>Range<br>(MHz) | CPU<br>Clock<br>Range<br>(MHz) | PCI-to-<br>Mem<br>(Mem VCO) | Mem-to-<br>CPU<br>(CPU VCO) |
| 0                | 00000                         | 1                                                                      | Not available                                          |                                | 25-26 <sup>5</sup>                                                     | 75-78                                                  | 188-195                        | 3 (2)                       | 2.5 (2)                     |
| 2                | 00010                         | 34 <sup>4</sup> –37 <sup>5</sup>                                       | 34–37                                                  | 153–166                        | 34 <sup>4</sup> –44 <sup>5</sup>                                       | 34–44                                                  | 153–200                        | 1 (4)                       | 4.5 (2)                     |
| 3                | 00011 <sup>6</sup>            | 50 <sup>7</sup> –66 <sup>3</sup>                                       | 50–66                                                  | 100–132                        | 50 <sup>7</sup> –66 <sup>3</sup>                                       | 50–66                                                  | 100–132                        | 1 (Bypass)                  | 2 (4)                       |
| 4                | 00100                         | 25–41 <sup>5</sup>                                                     | 50–82                                                  | 100–164                        | 25–44 <sup>8,10</sup>                                                  | 50–88                                                  | 100–176                        | 2 (4)                       | 2 (4)                       |
| 6                | 00110 <sup>9</sup>            |                                                                        | Bypass                                                 |                                |                                                                        | Bypass                                                 |                                | Bypass                      | Bypass                      |
| 7<br>Rev. B      | 00111 <sup>6</sup>            | 50 <sup>4</sup> –55 <sup>5</sup>                                       | 50–55                                                  | 150–166                        | 50 <sup>4</sup> –66 <sup>3</sup>                                       | 50–66                                                  | 150–198                        | 1 (Bypass)                  | 3 (2)                       |
| 7<br>Rev. D      | 00111                         | Not available                                                          |                                                        |                                |                                                                        |                                                        |                                |                             |                             |
| 8                | 01000                         | 50 <sup>4</sup> –55 <sup>5</sup>                                       | 50–55                                                  | 150–166                        | 50 <sup>4</sup> –66 <sup>3</sup>                                       | 50–66                                                  | 150–198                        | 1 (4)                       | 3 (2)                       |
| 9                | 01001                         | 38 <sup>4</sup> –41 <sup>5,11</sup>                                    | 76–82                                                  | 152–164                        | 38 <sup>4</sup> –50 <sup>5,12</sup>                                    | 76–100                                                 | 152–200                        | 2 (2)                       | 2 (2)                       |
| В                | 01011                         | ı                                                                      | Not available                                          |                                | 44 <sup>5</sup>                                                        | 66                                                     | 198                            | 2(2)                        | 2.5(2)                      |
| С                | 01100                         | 30 <sup>4</sup> –33 <sup>5</sup>                                       | 60–66                                                  | 150–165                        | 30 <sup>4</sup> –40 <sup>5</sup>                                       | 60–80                                                  | 150–200                        | 2 (4)                       | 2.5 (2)                     |
| Е                | 01110                         | 25–27 <sup>5</sup>                                                     | 50–54                                                  | 150–162                        | 25–33 <sup>5</sup>                                                     | 60–66                                                  | 150–198                        | 2 (4)                       | 3 (2)                       |
| 10               | 10000                         | 25–27 <sup>5,11</sup>                                                  | 75–83                                                  | 150–166                        | 25–33 <sup>5,12</sup>                                                  | 75–100                                                 | 150–200                        | 3 (2)                       | 2 (2)                       |
| 12               | 10010                         | 50 <sup>4</sup> –55 <sup>5,11</sup>                                    | 75–83                                                  | 150–166                        | 50 <sup>4</sup> –66 <sup>3</sup>                                       | 75–99                                                  | 150–198                        | 1.5 (2)                     | 2 (2)                       |
| 14               | 10100                         | ı                                                                      | Not available                                          |                                | 25–28 <sup>5</sup>                                                     | 50–56                                                  | 175–196                        | 2 (4)                       | 3.5 (2)                     |
| 16               | 10110                         |                                                                        |                                                        |                                | 25 <sup>5</sup>                                                        | 50                                                     | 200                            | 2(4)                        | 4(2)                        |
| 17               | 10111                         |                                                                        |                                                        |                                | 25 <sup>5</sup>                                                        | 100                                                    | 200                            | 4(2)                        | 2(2)                        |
| 19               | 11001                         | 33 <sup>5,13</sup>                                                     | 66                                                     | 165                            | 33 <sup>13</sup> –40 <sup>5</sup>                                      | 66–80                                                  | 165–200                        | 2(2)                        | 2.5(2)                      |
| 1A               | 11010                         | 37 <sup>4</sup> –41 <sup>5</sup>                                       | 37–41                                                  | 150–166                        | 37 <sup>4</sup> –50 <sup>5</sup>                                       | 37–50                                                  | 150–200                        | 1 (4)                       | 4 (2)                       |
| 1B               | 11011                         | Not available                                                          |                                                        |                                | 33 <sup>5,13</sup>                                                     | 66                                                     | 198                            | 2(2)                        | 3(2)                        |
| 1C               | 11100                         |                                                                        |                                                        |                                | 44 <sup>5,13</sup>                                                     | 66                                                     | 198                            | 1.5(2)                      | 3(2)                        |
| 1D               | 11101                         | 44 <sup>5,13</sup>                                                     | 66                                                     | 166                            | 44 <sup>13</sup> –53 <sup>5</sup>                                      | 66–80                                                  | 165–200                        | 1.5 (2)                     | 2.5 (2)                     |

MPC8241 Integrated Processor Hardware Specifications, Rev. 8

|                  |                               | 166 MHz-Part <sup>2</sup>                                              |                                                        |                                | 2                                                                      | 00-MHz Part                                            | 2                              | Multipliers                 |                             |
|------------------|-------------------------------|------------------------------------------------------------------------|--------------------------------------------------------|--------------------------------|------------------------------------------------------------------------|--------------------------------------------------------|--------------------------------|-----------------------------|-----------------------------|
| Ref <sup>2</sup> | PLL_CFG<br>[0:4] <sup>1</sup> | PCI Clock<br>Input<br>(PCI_<br>SYNC_IN)<br>Range <sup>3</sup><br>(MHz) | Periph<br>Logic/<br>Mem<br>Bus Clock<br>Range<br>(MHz) | CPU<br>Clock<br>Range<br>(MHz) | PCI Clock<br>Input<br>(PCI_<br>SYNC_IN)<br>Range <sup>3</sup><br>(MHz) | Periph<br>Logic/<br>Mem Bus<br>Clock<br>Range<br>(MHz) | CPU<br>Clock<br>Range<br>(MHz) | PCI-to-<br>Mem<br>(Mem VCO) | Mem-to-<br>CPU<br>(CPU VCO) |
| 1E               | 11110 <sup>14</sup>           | Not usable                                                             |                                                        | Not usable                     |                                                                        |                                                        | Off                            | Off                         |                             |
| 1F               | 11111 <sup>14</sup>           | Not usable                                                             |                                                        |                                | Not usable                                                             |                                                        | Off                            | Off                         |                             |

### Notes:

- 1. PLL\_CFG[0:4] settings not listed are reserved. Bits 7–4 of register offset <0xE2> contain the PLL\_CFG[0:4] setting value. Note the impact of the relevant revisions for mode 7.
- 2. Range values are shown rounded down to the nearest whole number (decimal place accuracy removed) for clarity.
- 3. Limited by maximum PCI input frequency (66 MHz).
- 4. Limited by minimum CPU VCO frequency (300 MHz).
- 5. Limited by maximum CPU operating frequency.
- 6. In PLL bypass mode, the PCI\_SYNC\_IN input signal clocks the internal processor directly, the peripheral logic PLL is disabled, and the bus mode is set for 1:1 (PCI:Mem) mode operation. This mode is intended for hardware modeling. The AC timing specifications in this document do not apply in PLL bypass mode.
- 7. Limited by minimum CPU operating frequency (100 MHz).
- 8. Limited due to maximum memory VCO frequency (352 MHz).
- 9. In dual PLL bypass mode, the PCI\_SYNC\_IN input signal clocks the internal peripheral logic directly, the peripheral logic PLL is disabled, and the bus mode is set for 1:1 (PCI\_SYNC\_IN:Mem) mode operation. In this mode, the OSC\_IN input signal clocks the internal processor directly in 1:1 (OSC\_IN:CPU) mode operation, and the processor PLL is disabled. The PCI\_SYNC\_IN and OSC\_IN input clocks must be externally synchronized. This mode is intended for hardware modeling. The AC timing specifications in this document do not apply in dual PLL bypass mode.
- 10. Limited by maximum CPU VCO frequency (704 MHz).
- 11. Limited by maximum system memory interface operating frequency (83 MHz @ 166 MHz CPU bus speed).
- 12. Limited by maximum system memory interface operating frequency (100 MHz @ 200 MHz CPU bus speed).
- 13. Limited by minimum memory VCO frequency (132 MHz).
- 14. In clock off mode, no clocking occurs inside the MPC8241, regardless of the PCI\_SYNC\_IN input.

**Table 19. PLL Configurations (266-MHz Parts)** 

|                  |                                   | 2                                                               | 266-MHz Part <sup>9</sup>                        |                             | Multipliers             |                         |  |
|------------------|-----------------------------------|-----------------------------------------------------------------|--------------------------------------------------|-----------------------------|-------------------------|-------------------------|--|
| Ref <sup>2</sup> | PLL_<br>CFG[0:4] <sup>10,11</sup> | PCI Clock Input<br>(PCI_SYNC_IN)<br>Range <sup>1</sup><br>(MHz) | Periph Logic/<br>Mem Bus<br>Clock Range<br>(MHz) | CPU Clock<br>Range<br>(MHz) | PCI-to-Mem<br>(Mem VCO) | Mem-to-CPU<br>(CPU VCO) |  |
| 0                | 00000                             | 25–35 <sup>5</sup>                                              | 75–105                                           | 188–263                     | 3 (2)                   | 2.5 (2)                 |  |
| 1                | 00001                             | 25–29 <sup>5</sup>                                              | 75–88                                            | 225–264                     | 3 (2)                   | 3 (2)                   |  |
| 2                | 00010                             | 50 <sup>15</sup> –59 <sup>5</sup>                               | 50–59                                            | 225–266                     | 1 (4)                   | 4.5 (2)                 |  |
| 3                | 00011 <sup>12</sup>               | 50 <sup>14</sup> –66 <sup>1</sup>                               | 50–66                                            | 100–133                     | 1 (Bypass)              | 2 (4)                   |  |
| 4                | 00100                             | 25–44 <sup>4</sup>                                              | 50–88                                            | 100–176                     | 2 (4)                   | 2 (4)                   |  |

### MPC8241 Integrated Processor Hardware Specifications, Rev. 8

### **PLL Configuration**

Table 19. PLL Configurations (266-MHz Parts) (continued)

|                  |                                   | 2                                                               | 266-MHz Part <sup>9</sup>                        |                             | Multi                   | pliers                  |
|------------------|-----------------------------------|-----------------------------------------------------------------|--------------------------------------------------|-----------------------------|-------------------------|-------------------------|
| Ref <sup>2</sup> | PLL_<br>CFG[0:4] <sup>10,11</sup> | PCI Clock Input<br>(PCI_SYNC_IN)<br>Range <sup>1</sup><br>(MHz) | Periph Logic/<br>Mem Bus<br>Clock Range<br>(MHz) | CPU Clock<br>Range<br>(MHz) | PCI-to-Mem<br>(Mem VCO) | Mem-to-CPU<br>(CPU VCO) |
| 6                | 00110 <sup>13</sup>               |                                                                 | Bypass                                           |                             | Вур                     | oass                    |
| 7 (Rev. B)       | 00111 <sup>12</sup>               | 50 <sup>6</sup> –66 <sup>1</sup>                                | 50–66                                            | 150–198                     | 1 (Bypass)              | 3 (2)                   |
| 7 (Rev. D)       | 00111 <sup>14</sup>               |                                                                 | ı                                                | Not Available               |                         |                         |
| 8                | 01000                             | 50 <sup>6</sup> –66 <sup>1</sup>                                | 50–66                                            | 150–198                     | 1 (4)                   | 3 (2)                   |
| 9                | 01001                             | 38 <sup>6</sup> –66 <sup>1</sup>                                | 76–132                                           | 152–264                     | 2 (2)                   | 2 (2)                   |
| А                | 01010                             | 25–29 <sup>5</sup>                                              | 50–58                                            | 225–261                     | 2 (4)                   | 4.5 (2)                 |
| В                | 01011                             | 45 <sup>3</sup> –59 <sup>5</sup>                                | 68–88                                            | 204–264                     | 1.5 (2)                 | 3 (2)                   |
| С                | 01100                             | 30 <sup>6</sup> –44 <sup>4</sup>                                | 60–88                                            | 150–220                     | 2 (4)                   | 2.5 (2)                 |
| D                | 01101                             | 45 <sup>3</sup> –50 <sup>5</sup>                                | 68–75                                            | 238–263                     | 1.5 (2)                 | 3.5 (2)                 |
| E                | 01110                             | 25–44 <sup>5</sup>                                              | 50–88                                            | 150–264                     | 2 (4)                   | 3 (2)                   |
| F                | 01111                             | 25 <sup>5</sup>                                                 | 75                                               | 263                         | 3 (2)                   | 3.5 (2)                 |
| 10               | 10000                             | 25–44 <sup>5</sup>                                              | 75–132                                           | 150–264                     | 3 (2)                   | 2 (2)                   |
| 11               | 10001                             | 25–26 <sup>5</sup>                                              | 100–106                                          | 250–266                     | 4 (2)                   | 2.5 (2)                 |
| 12               | 10010                             | 50 <sup>6</sup> –66 <sup>1</sup>                                | 75–99                                            | 150–198                     | 1.5 (2)                 | 2 (2)                   |
| 13               | 10011                             |                                                                 | Not available                                    |                             | 4 (2)                   | 3 (2)                   |
| 14               | 10100                             | 25–38 <sup>5</sup>                                              | 50–76                                            | 175–266                     | 2 (4)                   | 3.5 (2)                 |
| 15               | 10101                             |                                                                 | Not available                                    |                             | 2.5 (2)                 | 4 (2)                   |
| 16               | 10110                             | 25–33 <sup>5</sup>                                              | 50–66                                            | 200–264                     | 2 (4)                   | 4 (2)                   |
| 17               | 10111                             | 25–33 <sup>5</sup>                                              | 100–132                                          | 200–264                     | 4 (2)                   | 2 (2)                   |
| 18               | 11000                             | 27 <sup>3</sup> –35 <sup>5</sup>                                | 68–88                                            | 204–264                     | 2.5 (2)                 | 3 (2)                   |
| 19               | 11001                             | 33 <sup>3</sup> –53 <sup>5</sup>                                | 66–106                                           | 165–265                     | 2 (2)                   | 2.5 (2)                 |
| 1A               | 11010                             | 50 <sup>18</sup> –66 <sup>1</sup>                               | 50–66                                            | 200–264                     | 1 (4)                   | 4 (2)                   |
| 1B               | 11011                             | 34 <sup>3</sup> –44 <sup>5</sup>                                | 68–88                                            | 204–264                     | 2 (2)                   | 3 (2)                   |
| 1C               | 11100                             | 44 <sup>3</sup> –59 <sup>5</sup>                                | 66–88                                            | 198–264                     | 1.5 (2)                 | 3 (2)                   |
| 1D               | 11101                             | 44 <sup>3</sup> –66 <sup>1</sup>                                | 66–99                                            | 165–248                     | 1.5 (2)                 | 2.5 (2)                 |
| 1E (Rev. B)      | 11110 <sup>8</sup>                |                                                                 | Not usable                                       | •                           | Off                     | Off                     |
| 1E (Rev. D)      | 11110                             | 33 <sup>3</sup> -38 <sup>5</sup>                                | 66-76                                            | 231-266                     | 2(2)                    | 3.5(2)                  |

|                  |                                   | 266-MHz Part <sup>9</sup>                                       |                                                  |                             | Multipliers             |                         |
|------------------|-----------------------------------|-----------------------------------------------------------------|--------------------------------------------------|-----------------------------|-------------------------|-------------------------|
| Ref <sup>2</sup> | PLL_<br>CFG[0:4] <sup>10,11</sup> | PCI Clock Input<br>(PCI_SYNC_IN)<br>Range <sup>1</sup><br>(MHz) | Periph Logic/<br>Mem Bus<br>Clock Range<br>(MHz) | CPU Clock<br>Range<br>(MHz) | PCI-to-Mem<br>(Mem VCO) | Mem-to-CPU<br>(CPU VCO) |
| 1F               | 11111 <sup>8</sup>                | Not usable                                                      |                                                  |                             | Off                     | Off                     |

### Notes:

- 1. Limited by maximum PCI input frequency (66 MHz).
- 2. Note the impact of the relevant revisions for modes 7 and 1E.
- 3. Limited by minimum memory VCO frequency (132 MHz).
- 4. Limited due to maximum memory VCO frequency (352 MHz).
- 5. Limited by maximum CPU operating frequency.
- 6. Limited by minimum CPU VCO frequency (300 MHz).
- 7. Limited by maximum CPU VCO frequency (704 MHz).
- 8. In clock off mode, no clocking occurs inside the MPC8241, regardless of the PCI\_SYNC\_IN input.
- 9. Range values are shown rounded down to the nearest whole number (decimal place accuracy removed) for clarity.
- 10. PLL\_CFG[0:4] settings that are not listed are reserved.
- 11. Bits 7-4 of register offset <0xE2> contain the PLL\_CFG[0:4] setting value.
- 12. In PLL bypass mode, the PCI\_SYNC\_IN input signal clocks the internal processor directly, the peripheral logic PLL is disabled, and the bus mode is set for 1:1 (PCI:Mem) mode operation. This mode is intended for hardware modeling. The AC timing specifications in this document do not apply in PLL bypass mode.
- 13. In dual PLL bypass mode, the PCI\_SYNC\_IN input signal clocks the internal peripheral logic directly, the peripheral logic PLL is disabled, and the bus mode is set for 1:1 (PCI\_SYNC\_IN:Mem) mode operation. In this mode, the OSC\_IN input signal clocks the internal processor directly in 1:1 (OSC\_IN:CPU) mode operation and the processor PLL is disabled. The PCI\_SYNC\_IN and OSC\_IN input clocks must be externally synchronized. This mode is intended for hardware modeling. The AC timing specifications in this document do not apply in dual PLL bypass mode.
- 14. Limited by minimum CPU operating frequency (100 MHz).
- 15. Limited by minimum memory bus frequency (50 MHz).

# 7 System Design Information

This section provides electrical and thermal design recommendations for successful application of the MPC8241.

# 7.1 PLL Power Supply Filtering

The  $AV_{DD}$  and  $AV_{DD}2$  power signals on the MPC8241 provide power to the peripheral logic/memory bus PLL and the MPC603e processor PLL. To ensure stability of the internal clocks, the power supplied to the  $AV_{DD}$  and  $AV_{DD}2$  input signals should be filtered of any noise in the 500 kHz to 10 MHz resonant frequency range of the PLLs. Two separate circuits similar to the one shown in Figure 28 using surface mount capacitors with minimum effective series inductance (ESL) is recommended for  $AV_{DD}$  and  $AV_{DD}2$  power signal pins. In *High Speed Digital Design: A Handbook of Black Magic* (Prentice Hall, 1993), Dr. Howard Johnson recommends using multiple small capacitors of equal value instead of multiple values.

### **System Design Information**

Place the circuits as closely as possible to the respective input signal pins to minimize noise coupled from nearby circuits. Routing from the capacitors to the input signal pins should be as direct as possible with minimal inductance of vias.



Figure 28. PLL Power Supply Filter Circuit

# 7.2 Decoupling Recommendations

Dynamic power management, large address and data buses, and high operating frequencies enable the MPC8241 to generate transient power surges and high frequency noise in its power supply, especially while driving large capacitive loads. This noise must be prevented from reaching other components in the MPC8241 system, and the MPC8241 itself requires a clean, tightly regulated source of power. Therefore, place at least one decoupling capacitor at each  $V_{DD}$ ,  $GV_{DD}$ ,  $GV_{DD}$ , and  $LV_{DD}$  pin. These decoupling capacitors receive their power from dedicated power planes in the PCB, using short traces to minimize inductance. These capacitors should have a value of 0.1  $\mu$ F. To minimize lead inductance, use only ceramic SMT (surface mount technology) capacitors, preferably 0508 or 0603, on which connections are made along the length of the part.

In addition, distribute several bulk storage capacitors around the PCB to feed the  $V_{DD}$ ,  $GV_{DD}$ \_OV\_{DD}, and  $LV_{DD}$  planes and enable quick recharging of the smaller chip capacitors. These bulk capacitors should have a low ESR (equivalent series resistance) rating to ensure the necessary quick response time, and should be connected to the power and ground planes through two vias to minimize inductance. Freescale recommends using bulk capacitors:  $100-330~\mu F$  (AVX TPS tantalum or Sanyo OSCON).

## 7.3 Connection Recommendations

To ensure reliable operation, connect unused inputs to an appropriate signal level. Tie unused active-low inputs to  $OV_{DD}$ . Connect unused active-high inputs to GND. All no connect (NC) signals must remain unconnected.

Power and ground connections must be made to all external  $V_{DD}$ ,  $GV_{DD}$ ,  $CV_{DD}$ , and  $CV_{DD}$ , are also as a constant and  $CV_{DD}$ .

The PCI\_SYNC\_OUT signal is to be routed halfway out to the PCI devices and then returned to the PCI\_SYNC\_IN input.

The SDRAM\_SYNC\_OUT signal is to be routed halfway out to the SDRAM devices and then returned to the SDRAM\_SYNC\_IN input of the MPC8241. The trace length can be used to skew or adjust the timing window as needed. See the Tundra *Tsi107* Design Guide (AN1849) and Freescale application notes AN2164/D, MPC8245/MPC8241 Memory Clock Design Guidelines: Part 1 and AN2746, MPC8245/MPC8241 Memory Clock Design Guidelines: Part 2 for more details. Note the SDRAM\_SYNC\_IN to PCI\_SYNC\_IN time requirement (see Table 10).

# 7.4 Pull-Up/Pull-Down Resistor Requirements

The data bus input receivers are normally turned off when no read operation is in progress; therefore, they do not require pull-up resistors on the bus. The data bus signals are: MDH[0:31], MDL[0:31], and PAR[0:7].

If the 32-bit data bus mode is selected, the input receivers of the unused data and parity bits (MDL[0:31] and PAR[4:7]) are disabled, and their outputs drive logic zeros when they would otherwise be driven. For this mode, these pins do not require pull-up resistors and should be left unconnected to minimize possible output switching.

The  $\overline{\text{TEST0}}$  pin requires a pull-up resistor of 120  $\Omega$  or less connected to  $\text{GV}_{\text{DD}}$ - $\text{OV}_{\text{DD}}$ .

RTC should have weak pull-up resistors (2–10 k $\Omega$ ) connected to GV<sub>DD</sub>\_OV<sub>DD</sub> and that the following signals should be pulled up to GV<sub>DD</sub>\_OV<sub>DD</sub> with weak pull-up resistors (2–10 k $\Omega$ ): SDA, SCL,  $\overline{SMI}$ , SRESET/SDMA12, TBEN/SDMA13, CHKSTOP\_IN/SDMA14, TRIG\_IN/RCS2,  $\overline{QACK}$ /DA0, and  $\overline{DRDY}$ .

The following PCI control signals should be pulled up to  $LV_{DD}$  (the clamping voltage) with weak pull-up resistors (2–10 k $\Omega$ ):  $\overline{DEVSEL}$ ,  $\overline{FRAME}$ ,  $\overline{IRDY}$ ,  $\overline{LOCK}$ ,  $\overline{PERR}$ ,  $\overline{SERR}$ ,  $\overline{STOP}$ , and  $\overline{TRDY}$ . The resistor values may need to have stronger adjustment to reduce induced noise on specific board designs.

The following pins have internal pull-up resistors enabled at all times:  $\overline{REQ}[3:0]$ ,  $\overline{REQ4}/DA4$ , TCK, TDI, TMS, and  $\overline{TRST}$ . See Table 17.

The following pins have internal pull-up resistors that are enabled only while the device is in the reset state: GNT4/DA5, MDL0, FOE, RCS0, SDRAS, SDCAS, CKE, AS, MCP, MAA[0:2], and PMAA[0:2]. See Table 17.

The following pins are reset configuration pins:  $\overline{GNT4}/DA5$ , MDL[0],  $\overline{FOE}$ ,  $\overline{RCS0}$ , CKE,  $\overline{AS}$ ,  $\overline{MCP}$ ,  $\overline{QACK}/DA0$ , MAA[0:2], PMAA[0:2], SDMA[1:0], MDH[16:31], and  $PLL\_CFG[0:4]/DA[10:15]$ . These pins are sampled during reset to configure the device. The  $PLL\_CFG[0:4]$  signals are sampled a few clocks after the negation of  $\overline{HRST\_CPU}$  and  $\overline{HRST\_CTRL}$ .

Reset configuration pins should be tied to GND by means of  $1-k\Omega$  pull-down resistors to ensure that a logic zero level is read into the configuration bits during reset if the default logic-one level is not desired.

Any other unused active low input pins should be tied to a logic-one level by means of weak pull-up resistors (2–10 k $\Omega$ ) to the appropriate power supply listed in Table 17. Unused active high input pins should be tied to GND by means of weak pull-down resistors (2–10 k $\Omega$ ).

# 7.5 PCI Reference Voltage—LV<sub>DD</sub>

The MPC8241 PCI reference voltage (LV<sub>DD</sub>) pins should be connected to  $3.3 \pm 0.3$  V power supply if interfacing the MPC8241 into a 3.3-V PCI bus system. Similarly, the LV<sub>DD</sub> pins should be connected to  $5.0 \text{ V} \pm 5\%$  power supply if interfacing the MPC8241 into a 5-V PCI bus system. For either reference voltage, the MPC8241 always performs 3.3-V signaling as described in the *PCI Local Bus Specification* (Rev. 2.2). The MPC8241 tolerates 5-V signals when interfaced into a 5-V PCI bus system. (See Errata No. 18 in the *MPC8245/MPC8241 Integrated Processor Chip Errata*).

# 7.6 JTAG Configuration Signals

Boundary scan testing is enabled through the JTAG interface signals. The TRST signal is optional in the IEEE 1149.1 specification, but is provided on all processors that implement the PowerPC architecture. While the TAP controller can be forced to the reset state using only the TCK and TMS signals, more reliable power-on reset performance will be obtained if the TRST signal is asserted during power-on reset. Because the JTAG interface is also used for accessing the common on-chip processor (COP) function, simply tying TRST to HRESET is not practical.

The COP function of these processors allows a remote computer system (typically, a PC with dedicated hardware and debugging software) to access and control the internal operations of the processor. The COP interface connects primarily through the JTAG port, with additional status monitoring signals. The COP port must independently assert HRESET or TRST to control the processor. If the target system has independent reset sources, such as voltage monitors, watchdog timers, power supply failures, or push-button switches, the COP reset signals must be merged into these signals with logic.

The arrangement shown in Figure 29 allows the COP port to assert HRESET or TRST independently while ensuring that the target can drive HRESET as well. If the JTAG interface and COP header are not used, TRST should be tied to HRESET so that it is asserted when the system reset signal (HRESET) is asserted. Tying ensures that the JTAG scan chain is initialized during power-on. The COP header shown in Figure 29 adds many benefits—breakpoints, watchpoints, register and memory examination/modification, and other standard debugger features—and can be as inexpensive as an unpopulated footprint for a header to be added when needed.

The COP interface has a standard header for connection to the target system, based on the 0.025" square-post, 0.100" centered header assembly (often called a Berg header). Typically, pin 14 is removed as a connector key.

There is no standardized way to number the COP header shown in Figure 29. Consequently, different emulator vendors number the pins differently. Some pins are numbered top-to-bottom and left-to-right while others use left-to-right then top-to-bottom and still others number the pins counter clockwise from pin 1 (as with an IC). Regardless of the numbering, the signal placement recommended in Figure 29 is common to all known emulators.



### Notes:

- 1. QACK is an output and is not required at the COP header for emulation.
- 2. RUN/STOP normally on pin 5 of the COP header is not implemented on the MPC8241. Connect pin 5 of the COP header to  $OV_{DD}$  with a 1-  $k\Omega$  pull-up resistor.
- 3. CKSTP\_OUT normally on pin 15 of the COP header is not implemented on the MPC8241. Connect pin 15 of the COP header to  $\text{OV}_{DD}$  with a 10-k $\Omega$  pull-up resistor.
- 4. Pin 14 is not physically present on the COP header.
- 5. SRESET functions as output SDMA12 in extended ROM mode.
- 6. CHKSTOP IN functions as output SDMA14 in extended ROM mode.
- 7. The COP port and target board should be able to independently assert HRESET and TRST to the processor to fully control the processor as shown.
- 8. If the JTAG interface is implemented, connect HRESET from the target source to TRST from the COP header through an AND gate to TRST of the part. If the JTAG interface is not implemented, connect HRESET from the target source to TRST of the part through a 0- $\Omega$  isolation resistor.

Figure 29. COP Connector Diagram

MPC8241 Integrated Processor Hardware Specifications, Rev. 8

# 7.7 Thermal Management

This section provides thermal management information for the plastic ball grid array (PBGA) package for air-cooled applications. Depending on the application environment and the operating frequency, a heat sink may be required to maintain junction temperature within specifications. Proper thermal control design primarily depends on the system-level design: heat sink, airflow, and thermal interface material. To reduce the die-junction temperature, heat sinks can be attached to the package by several methods: adhesive, spring clip to holes in the printed-circuit board or package, or mounting clip and screw assembly (see Figure 30).



Figure 30. Package Exploded Cross-Sectional View with Several Heat Sink Options

Figure 31 depicts the die junction-to-ambient thermal resistance for four typical cases:

- A heat sink is not attached to the PBGA package and a high board-level thermal loading from adjacent components exists (label used—1s).
- A heat sink is not attached to the PBGA package and a low board-level thermal loading from adjacent components exists (label used—2s2p).
- A large heat sink (cross cut extrusion,  $38 \times 38 \times 16.5$  mm) is attached to the PBGA package and a high board-level thermal loading from adjacent components exists (label used—1s/sink).
- A large heat sink (cross cut extrusion,  $38 \times 38 \times 16.5$  mm) is attached to the PBGA package and a low board-level thermal loading from adjacent components exists (label used—2s2p/sink).



Figure 31. Die Junction-to-Ambient Resistance

The board designer can choose among several types of heat sinks to place on the MPC8241. Several commercially available heat sinks for the MPC8241 are provided by the following vendors:

Aavid Thermalloy 603-224-9988

80 Commercial St. Concord, NH 03301

Internet: www.aavidthermalloy.com

Alpha Novatech 408-749-7601

473 Sapena Ct. #15 Santa Clara, CA 95054

Internet: www.alphanovatech.com

International Electronic Research Corporation (IERC) 818-842-7277

413 North Moss St. Burbank, CA 91502

Internet: www.ctscorp.com

Tyco Electronics 800-522-6752

Chip Coolers<sup>TM</sup> P.O. Box 3668

Harrisburg, PA 17105-3668 Internet: www.chipcoolers.com

Wakefield Engineering 603-635-5102

33 Bridge St.

Pelham, NH 03076

Internet: www.wakefield.com

Selection of an appropriate heat sink depends on thermal performance at a given air velocity, spatial volume, mass, attachment method, assembly, and cost. Other heat sinks offered by Aavid Thermalloy, Alpha Novatech, IERC, Chip Coolers, and Wakefield Engineering offer different heat sink-to-ambient thermal resistances, and may or may not need airflow.

## 7.7.1 Internal Package Conduction Resistance

For the PBGA, die-up, packaging technology, shown in Figure 30, the intrinsic conduction thermal resistance paths are as follows:

- The die junction-to-case thermal resistance
- The die junction-to-ball thermal resistance

Figure 32 depicts the primary heat transfer path for a package with an attached heat sink mounted to a printed-circuit board.



(Note the internal versus external package resistance)

Figure 32. PBGA Package with Heat Sink Mounted to a Printed-Circuit Board

For this die-up, wire-bond PBGA package, heat generated on the active side of the chip is conducted mainly through the mold cap, the heat sink attach material (or thermal interface material), and finally through the heat sink where forced-air convection removes it.

### 7.7.2 Adhesives and Thermal Interface Materials

A thermal interface material should be used between the top of the mold cap and the bottom of the heat sink minimizes thermal contact resistance. For applications that attach the heat sink by a spring clip mechanism, Figure 33 shows the thermal performance of three thin-sheet thermal-interface materials (silicone, graphite/oil, floroether oil), a bare joint, and a joint with thermal grease as a function of contact pressure. As shown, the performance of these thermal interface materials improves with increasing contact pressure. Thermal grease significantly reduces the interface thermal resistance. That is, the bare joint offers a thermal resistance approximately seven times greater than the thermal grease joint.

A spring clip attaches heat sinks to holes in the printed-circuit board (see Figure 30). Therefore, the synthetic grease offers the best thermal performance, considering the low interface pressure. The selection of any thermal interface material depends on factors such as thermal performance requirements, manufacturability, service temperature, dielectric properties, and cost.



Figure 33. Thermal Performance of Select Thermal Interface Material

The board designer can choose among several types of thermal interface. Heat sink adhesive materials are selected on the basis of high conductivity and adequate mechanical strength to meet equipment shock/vibration requirements. Several commercially-available thermal interfaces and adhesive materials are provided by the following vendors:

The Bergquist Company 800-347-4572

18930 West 78<sup>th</sup> St.

Chanhassen, MN 55317

Internet: www.bergquistcompany.com

Chomerics, Inc. 781-935-4850

77 Dragon Ct.

Woburn, MA 01888-4014 Internet: www.chomerics.com

Dow-Corning Corporation 800-248-2481

**Dow-Corning Electronic Materials** 

2200 W. Salzburg Rd. Midland, MI 48686-0997 Internet: www.dow.com

### **System Design Information**

Shin-Etsu MicroSi, Inc.

888-642-7674

10028 S. 51st St.

Phoenix, AZ 85044

Internet: www.microsi.com

Thermagon Inc.

888-246-9050

4707 Detroit Ave.

Cleveland, OH 44102

Internet: www.thermagon.com

# 7.7.3 Heat Sink Usage

An estimation of the chip junction temperature, T<sub>I</sub>, can be obtained from the equation:

$$T_J = T_A + (R_{\theta JA} \times P_D)$$

where:

 $T_A$  = ambient temperature for the package (°C)

 $R_{\theta JA}$  = junction-to-ambient thermal resistance (°C/W)

 $P_D$  = power dissipation in the package (W)

The junction-to-ambient thermal resistance is an industry-standard value that provides a quick and easy estimation of thermal performance. Unfortunately, two values are in common usage: the value determined on a single-layer board and the value obtained on a board with two planes. For packages such as the PBGA, these values can be different by a factor of two. Which value is closer to the application depends on the power dissipated by other components on the board. The value obtained on a single-layer board is appropriate for the tightly packed printed-circuit board. The value obtained on the board with the internal planes is usually appropriate if the board has low power dissipation and the components are well separated.

When a heat sink is used, the thermal resistance is expressed as the sum of a junction-to-case thermal resistance and a case-to-ambient thermal resistance:

$$R_{\theta IA} = R_{\theta IC} + R_{\theta CA}$$

where:

 $R_{\theta JA}$  = junction-to-ambient thermal resistance (°C/W)

 $R_{\theta JC}$  = junction-to-case thermal resistance (°C/W)

 $R_{\theta CA}$  = case-to-ambient thermal resistance (°C/W)

 $R_{\theta JC}$  is device-related and cannot be influenced by the user. The user controls the thermal environment to change the case-to-ambient thermal resistance,  $R_{\theta CA}$ . For instance, the user can change the size of the heat sink, the airflow around the device, the interface material, the mounting arrangement on the printed-circuit board, or the thermal dissipation on the printed-circuit board surrounding the device.

To determine the junction temperature of the device in the application when heat sinks are not used, the thermal characterization parameter  $(\psi_{JT})$  measures the temperature at the top center of the package case using the following equation:

$$T_{J} = T_{T} + (\psi_{JT} \times P_{D})$$

where:

 $T_T$  = thermocouple temperature atop the package (°C)

 $\psi_{IT}$  = thermal characterization parameter (°C/W)

 $P_D$  = power dissipation in package (W)

The thermal characterization parameter is measured per JESD51-2 specification using a 40-gauge type T thermocouple epoxied to the top center of the package case. The thermocouple should be positioned so that the thermocouple junction rests on the package. A small amount of epoxy is placed over the thermocouple junction and over about 1 mm of wire extending from the junction. The thermocouple wire is placed flat against the package case to avoid measurement errors caused by cooling effects of the thermocouple wire.

When a heat sink is used, the junction temperature is determined from a thermocouple inserted at the interface between the case of the package and the interface material. A clearance slot or hole is normally required in the heat sink. Minimizing the size of the clearance minimizes the change in thermal performance that is caused by removing part of the thermal interface to the heat sink. Considering the experimental difficulties with this technique, many engineers measure the heat sink temperature and then back calculate the case temperature using a separate measurement of the thermal resistance of the interface. From this case temperature, the junction temperature is determined from the junction-to-case thermal resistance.

In many cases, it is appropriate to simulate the system environment using a computational fluid dynamics thermal simulation tool. In such a tool, the simplest thermal model of a package that has demonstrated reasonable accuracy (about 20%) is a two-resistor model consisting of a junction-to-board and a junction-to-case thermal resistance. The junction-to-case covers the situation where a heat sink is used or a substantial amount of heat is dissipated from the top of the package. The junction-to-board thermal resistance describes the thermal performance when most of the heat is conducted to the printed-circuit board.

# 7.8 References

Semiconductor Equipment and Materials International 805 East Middlefield Rd.
Mountain View, CA 94043
(415) 964-5111

MIL-SPEC and EIA/JESD (JEDEC) specifications are available from Global Engineering Documents at 800-854-7179 or 303-397-7956.

JEDEC specifications are available on the web at http://www.jedec.org.

# **8 Document Revision History**

Table 20 provides a revision history for this hardware specification.

**Table 20. Revision History Table** 

| Revision | Date       | Substantive Change(s)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|----------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 8        | 12/19/2005 | Document—Imported new template and made minor editoral corrections.  Section 4.3.1—Before Figure 7, added paragraph for using DLL mode that provides lowest locked tap point read in 0xE3.  Section 4.3.2—After Figure 12, added a sentence to introduce Figure 13.  Section 4.3.3—After Table 11, added a sentence to introduce Figure 14.  Section 4.3.4—After Table 13, added to the sentence to introduce Figures 16 thru 19.  Section 4.3.6—After Table 16, added a sentence to introduce Figures 22 thru 25.  Section 5.3—Updated the driver and I/O assignment information for the multiplexed PCI clock and DUART signals. Added note for HRST_CPU and HRST_CTRL, which had been mentioned only in Figure 2.  Section 9.2—Updated the part ordering specifications for the extended temperature parts. Also updated Section 9.2 to reflect what we offer for new orders. Updated Figure 34 to match with current part marking format.  Section 9.3—Added new section for part marking information.                                                                                                                                                                                                                                                                                                                                              |
| 7        | 05/11/2004 | Section 4.1.4 —Table 4: Changed the default for drive strength of DRV_STD_MEM.  Section 4.3.1 —Table 8: Changed the wording for item 15 description.  Section 4.3.4 —Table 10: Changed T <sub>os</sub> range and wording in note 7; Figure 11: changed wording for SDRAM_SYNC_IN description relative to T <sub>Os</sub> .                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 6.1      | _          | Section 4.3.1 — Table 9: Corrected last row to state the correct description for the bit setting: Max tap delay, DLL extend. Figure 8: Corrected the label name for the DLL graph to state "DLL Locking Range Loop Delay vs. Frequency of Operation for DLL_Extend=1 and Normal Tap Delay"                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 6        | _          | Section 4.1.2 — Figure 2: Added note 6 and related label for latching of the PLL_CFG signals. Section 4.1.3 — Updated specifications for the input high and input low voltages of PCI_SYNC_IN. Section 4.3.1 — Table 8: Corrected typo for first number 1a to 1; Updated characteristics for the DLL lock range for the default and remaining three DLL locking modes; Reworded note description for note 6. Replaced contents of Table 9 with bit descriptions for the four DLL locking modes. In Figures 7 through 10, updated the DLL locking mode graphs.  Section 4.3.2 — Table 10: Changed the name of references for timing parameters from SDRAM_SYNC_IN to \$\sigma \sigma \sigma \sigma \sigma \sigma \sigma \text{to be consistent with Figure 11. Followed the same change for note 2.}  Section 4.3.3 — Table 11: Changed the name of references for timing parameters from SDRAM_SYNC_IN to \$\sigma \sigma \sigma \sigma \sigma \sigma \text{to be consistent with Figure 11. Followed the same change for note 2.}  Section 5.3 — Table 17: Removed extra listing of DRDY in test/configuration signal list and updated relevant notes for signal in memory Interface signal listing. Updated note #20. Added note 24 for the signals of the UART interface.  Section 7.6 — Added relevant notes to this section and updated Figure 29. |
| 5        | _          | Section 5.1— Updated package information to include all package offerings.  Section 5.2 — Included package case outline for ZP (Rev. B) packaging parts.  Section 9 — Updated Part markings for the offerings of the MPC8241.  All sections — Nontechnical reformatting                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |

MPC8241 Integrated Processor Hardware Specifications, Rev. 8

# **Table 20. Revision History Table (continued)**

| Revision | Date | Substantive Change(s)                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |
|----------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 4        | _    | Section 1.4.1.2—Table 2: Changed note 1. Figure 2: Updated note 2 and removed 'voltage regulator delay' label since Section 1.7.2 is being deleted this revision. Also, updated Table 5, note 1 to reflect deletion of Section 1.7.2.                                                                                                                                                       |  |  |  |
|          |      | Section 1.4.1.3—Table 3: Updated the maximum input capacitance from 15 to 16 pF based on characterization data.                                                                                                                                                                                                                                                                             |  |  |  |
|          |      | Section 1.4.3.1—Updated PCI_SYNC_IN jitter specifications to 200 ps.                                                                                                                                                                                                                                                                                                                        |  |  |  |
|          |      | Section 1.4.3.3—Table 11, item 12b: added the word 'address' to help clarify which signals the spec applies to. Figure 15: edited timing for items 12a0 and 12a2 to correspond with Table 11.                                                                                                                                                                                               |  |  |  |
|          |      | Section 1.5.2—Changed some dimension values for the side view of package.  Section 1.5.3—Updated notes for the QACK/DA0 signal because this signal has been found to have no internal pull resistor.                                                                                                                                                                                        |  |  |  |
|          |      | Section 1.6—Updated note numbering list for Table 19. Removed mode 5 from PLL tables since that mode is no longer supported.                                                                                                                                                                                                                                                                |  |  |  |
|          |      | Section 1.7.2 —This section was removed as it was not necessary since the power information is covered in Section 1.4.1.5.                                                                                                                                                                                                                                                                  |  |  |  |
|          |      | Section 1.7.4—Added the words 'the clamping voltage' to describe LV <sub>DD</sub> in the sixth paragraph. Changed the QACK/DA0 signal from the list of signals having an internal pull-up resistor to the list of signals needing a weak pull-up resistor to OV <sub>DD</sub> .                                                                                                             |  |  |  |
|          |      | Section 1.9.1—Table 21: Added processor version register value column.                                                                                                                                                                                                                                                                                                                      |  |  |  |
|          |      | Section 1.4.1.2—Changed recommended value in Table 2 for I/O buffer supply to 3.3 $\pm$ 0.3 V. Changed wording referencing Figure 4 to refer to the MPC8241.                                                                                                                                                                                                                                |  |  |  |
|          |      | Section 1.4.2—Table 6: Updated values for thermal characterization data as per the new packaging and 266-MHz part. Added note 7 for the difference between the 166-/200-MHz and the 266-MHz packaging.                                                                                                                                                                                      |  |  |  |
|          |      | Section 1.4.3—Corrected the voltage listing for the 266-MHz part to 1.8 $\pm$ 0.1 V in Table 7.                                                                                                                                                                                                                                                                                             |  |  |  |
|          |      | Section 1.5—Changed package parameters and illustration based on new packaging.                                                                                                                                                                                                                                                                                                             |  |  |  |
|          |      | Section 1.6—Table 18: Modified PLL configuration for 166- and 200-MHz parts for mode 7 to specify that this mode is not available for Rev. D of the part. Added sentence to note 1 referencing update for mode 7. Table 19: Made several range updates for various modes to accommodate VCO limits. Added mode 7 and 1E updates for Rev. D. Updated VCO limits listed in notes 4, 6, and 7. |  |  |  |
| 2        | _    | Section 1.4.1.2—Updated note 1 to include 266-MHz part. Added a line to cautions 2 and 3 in the notes section of Table 2. Added Figures 4 and 5 to show the overshoot and undershoot requirements for the PCI interface.                                                                                                                                                                    |  |  |  |
|          |      | Section 1.4.1.3—Table 3: Updated minimum value for input high voltage, and maximum value for capacitance.                                                                                                                                                                                                                                                                                   |  |  |  |
|          |      | Section 1.4.3.2—Appended Figures 9 and 10.                                                                                                                                                                                                                                                                                                                                                  |  |  |  |
|          |      | Section 1.4.3.4—Added a column to Table 13 to include 133-MHz memory bus speed for 266-MHz part.                                                                                                                                                                                                                                                                                            |  |  |  |
|          |      | Section 1.5.2—Changed Figure 24 to accommodate new package offerings.                                                                                                                                                                                                                                                                                                                       |  |  |  |
|          |      | Section 1.6—Added Table 19 for PLL of the 266-MHz part.                                                                                                                                                                                                                                                                                                                                     |  |  |  |
|          |      | Section 1.7.7—Corrected note numbering in COP connector diagram.                                                                                                                                                                                                                                                                                                                            |  |  |  |
|          |      | Section 1.9.1—Updated package description in part marking nomenclature.                                                                                                                                                                                                                                                                                                                     |  |  |  |

### **Document Revision History**

**Table 20. Revision History Table (continued)** 

| Revision | Date | Substantive Change(s)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|----------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1        | _    | Updated document template.  Section 1.4.1.5—Updated driver type names in Table 4 so that they are consistent with the driver types referred to in the MPC8245 Integrated Processor Reference Manual. Added notes 5 and 6 to Table 4.                                                                                                                                                                                                                                                                                                                                                                                                      |
|          |      | Section 1.4.3.1—Added reference to AN2164 in note 7. Labeled N value in Figures 5 through 8. Section 1.4.3.2—Updated Figure 9 to show T <sub>os</sub> .                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|          |      | Table 9—Changed default for 0x77 bits 5:4 to 0b10.  Section 1.4.3.3—Added item 12e to Table 10 for SDRAM_SYNC_IN to Output Valid Timing.  Updated Figure 13 to state GV <sub>DD</sub> _OV <sub>DD</sub> instead of OV <sub>DD</sub> .                                                                                                                                                                                                                                                                                                                                                                                                     |
|          |      | Section 1.5.3—Updated driver type names to match those used in Table 4. Updated notes for the following signals: DRDY, SDRAM_CLK[0:3], MIV, RTC, TDO, and DA[11].                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|          |      | Section 1.6—Updated PLL table and notes.  Removed old Section 1.7.2 on voltage sequencing requirements. Added cautions regarding voltage sequencing to the end of Table 2 in Section 1.4.1.2.                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|          |      | Section 1.7.3—Changed sentence recommendation regarding decoupling capacitors. Section 1.7.5—Added reference to AN2164.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|          |      | Section 1.7.6—Added sentence regarding the PLL_CFG signals.  Removed old Section 1.7.8 since the MPC8241 cannot be used as a drop in replacement for the MPC8240 because of pin_compatibility issues.                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|          |      | Section 1.7.8—Updated TRST information in this section and Figure 26.  Section 1.7.9—Updated list for heat sink and thermal interface vendors.  Section 1.9—Changed format of ordering information section. Added tables to reflect part number                                                                                                                                                                                                                                                                                                                                                                                           |
|          |      | specifications also available. Added Sections 1.9.2 and 1.9.3.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 0.3      | _    | Corrected solder ball information in Section 1.5.1 to 62 Sn/36 Pb/2 Ag. Section 1.4.3.1—Corrected DLL_EXTEND labeling in Figures 5 through 8. Removed note for pin TRIG_OUT/RCS3 in Table 16, as well as from the list of pins needing to be pulled up to IV <sub>DD</sub> in Section 1.7.6. Corrected order information labeling in Section 1.9 to MPC8241XZPXXXX. Also corrected label description of ZU = PBGA to ZP = PBGA.                                                                                                                                                                                                           |
| 0.2      | _    | Table 16—Corrected pin number for PLL_CFG0/DA10 to N3. The pin was already correctly listed for DA10/PLL_CFG0. Updated note 1 to reflect pin assignments for the MPC8241. Updated footnotes throughout document. Section 1.4.3.3—Updated note 4 to correct bit values of PCI_HOLD_DEL in PMCR2. Section 1.6—Updated notes in Table 17. Included memory VCO minimum and maximum numbers. Section 1.7.8—Updated description of bits PCI_HOLD_DEL in PMCR2. Section 1.7.10.3—Replaced thermal characterization parameter (YJT) with correct thermal characterization parameter ( $\psi_{JT}$ ). Changed $\psi_{\pi}$ symbol to $\psi_{JT}$ . |
| 0.1      | _    | Updated Features list in Section 1.2. Corrected pin assignments in Table 16 for DA[15] and DQM[3] signals. Added vendor (Cool Innovations, Inc.) to list of heat sink vendors.                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 0        | _    | Initial release.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|          |      | ·                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |

MPC8241 Integrated Processor Hardware Specifications, Rev. 8

# 9 Ordering Information

Ordering information for the parts that this document fully covers is provided in Section 9.1, "Part Numbers Fully Addressed by This Document." Section 9.2, "Part Numbers Not Fully Addressed by This Document," lists the part numbers which do not fully conform to the specifications of this document. These special part numbers require an additional document called a hardware specifications addendum.

# 9.1 Part Numbers Fully Addressed by This Document

Table 21 provides the Freescale part numbering nomenclature for the MPC8241. Note that the individual part numbers correspond to a maximum processor core frequency. For available frequencies, contact your local Freescale sales office. In addition to the processor frequency, the part numbering scheme also includes an application modifier that may specify special application conditions. Each part number also contains a revision code that refers to the die mask revision number. Read the Revision ID register at address offset 0x08 to determine the revision level.

Table 21. Part Numbering Nomenclature

| MPC             | nnnn               | L                                 | XX                                                                                   | nnn                                          | X                       |
|-----------------|--------------------|-----------------------------------|--------------------------------------------------------------------------------------|----------------------------------------------|-------------------------|
| Product<br>Code | Part<br>Identifier | Process Descriptor                | Package <sup>1</sup>                                                                 | Processor<br>Frequency <sup>2</sup><br>(MHz) | Revision<br>Level       |
| MPC             | 8241               | L = Standard spec.<br>0° to 105°C | ZQ = thick substrate and thick<br>mold cap PBGA (two layers)                         | 166, 200<br>1.8 V ± 100 mV                   | D:1.4 = Rev.<br>ID:0x14 |
|                 |                    |                                   | ZQ = thick substrate and thick<br>mold cap PBGA (four layers,<br>thermally enhanced) | 266<br>1.8 V ± 100 mV                        |                         |
|                 |                    |                                   | VR = Lead-free version of package                                                    | 166, 200, 266<br>1.8 V ± 100 mV              |                         |

### Notes:

- 1. See Section 5, "Package Description," for more information on available package types.
- 2. Processor core frequencies supported by parts addressed by this specification only. Not all parts described in this specification support all core frequencies. Additionally, parts addressed by hardware specifications addendums may support other maximum core frequencies.

### Part Numbers Not Fully Addressed by This Document 9.2

Parts with application modifiers or revision levels not fully addressed in this specification document are described in separate hardware specifications addendums that supplement and supersede this document (see Table 22).

Table 22. Part Numbers Addressed by MPC8241TXXPNS Series (Document No. MPC8241ECSO1AD))

| MPC             | nnnn               | T                                                  | XX                                                              | nnn                                          | X                       |                                           |
|-----------------|--------------------|----------------------------------------------------|-----------------------------------------------------------------|----------------------------------------------|-------------------------|-------------------------------------------|
| Product<br>Code | Part<br>Identifier | Process Descriptor                                 | Package <sup>1</sup>                                            | Processor<br>Frequency <sup>2</sup><br>(MHz) | Revision<br>Level       | Processor<br>Version<br>Register<br>Value |
| MPC             | 8241               | T = Extended<br>temperature spec.<br>-40° to 105°C | ZQ = thick substrate and<br>thick mold cap PBGA (two<br>layers) | 166, 200<br>@ 1.8 V<br>± 100 mV              | D:1.4 =<br>Rev. ID:0x14 | 0x80811014                                |

### Notes:

- 1. See Section 5, "Package Description," for more information on available package types.
- 2. Processor core frequencies supported by parts addressed by this specification only. Not all parts described in this specification support all core frequencies. Additionally, parts addressed by hardware specifications addendums may support other maximum core frequencies.

### 9.3 **Part Marking**

Parts are marked as the example shown in Figure 34.



### Notes:

MMMMM is the 5-digit mask number. ATWLYYWW is traceability code. CCCCC is the country code.

Figure 34. Part Marking for MPC8241 Device

**Ordering Information** 

# THIS PAGE INTENTIONALLY LEFT BLANK

### How to Reach Us:

### **Home Page:**

www.freescale.com

#### email:

support@freescale.com

### **USA/Europe or Locations Not Listed:**

Freescale Semiconductor Technical Information Center, CH370 1300 N. Alma School Road Chandler, Arizona 85224 (800) 521-6274 480-768-2130 support@freescale.com

### Europe, Middle East, and Africa:

Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) support@freescale.com

### Japan:

Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku Tokyo 153-0064, Japan 0120 191014 +81 3 5437 9125 support.japan@freescale.com

### Asia/Pacific:

Freescale Semiconductor Hong Kong Ltd.
Technical Information Center
2 Dai King Street
Tai Po Industrial Estate,
Tai Po, N.T., Hong Kong
+800 2666 8080
support.asia@freescale.com

### For Literature Requests Only:

Freescale Semiconductor
Literature Distribution Center
P.O. Box 5405
Denver, Colorado 80217
(800) 441-2447
303-675-2140
Fax: 303-675-2150
LDCForFreescaleSemiconductor
@ hibbertgroup.com

Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.

Freescale<sup>™</sup> and the Freescale logo are trademarks of Freescale Semiconductor, Inc. The described product contains a PowerPC processor core. The PowerPC name is a trademark of IBM Corp. and used under license. TUNDRA, the Tundra logo, Tsi107, and Silicon Behind the Network are all trademarks of Tundra Semiconductor Corporation. All other product or service names are the property of their respective owners.

© Freescale Semiconductor, Inc., 2005.

Document Number: MPC8241EC

Rev. 8 11/2005

