# **OKI** Semiconductor

This version: Nov. 1997
Previous version: Mar. 1996

# MSM5260

80-DOT COMMON/SEGMENT DRIVER

#### **GENERAL DESCRIPTION**

The MSM5260 is a dot matrix common/segment LCD driver LSI which is fabricated using low power CMOS metal gate technology. This LSI consists of 80-bit shift register, 80-bit latch, 80-bit level shifter and 80-bit 4-level driver.

It converts display data, which is serially received from an LCD controller LSI, to parallel data, and outputs LCD driving waveform to LCD.

This LSI can drive a variety of LCD panels since the bias voltage can be optionally supplied from an external source.

#### **FEATURES**

• Supply voltage : 4.5 to 5.5V

• LCD driving voltage: 8 to 18V

- Applicable LCD duty: static and 1/32 to 1/64
- Bias voltage can be supplied externally
- Can be used either as common or segment driver
- Interface with MSM6255 LCD controller LSI
- Package options:

100-pin plastic QFP (QFP100-P-1420-0.65-K) (Product name : MSM5260GS-K) 100-pin plastic QFP (QFP100-P-1420-0.65-L) (Product name : MSM5260GS-L) 100-pin plastic QFP (QFP100-P-1420-0.65-BK) (Product name : MSM5260GS-BK)



# **BLOCK DIAGRAM**



# PIN CONFIGURATION (TOP VIEW)



NC: No connection

## 100-Pin Plastic QFP (Type K)

\*V<sub>DD</sub> must be supplied to both pin 40 and pin 97.

#### PIN CONFIGURATION



NC: No connection

# 100-Pin Plastic QFP (Type L)

\*V<sub>DD</sub> must be supplied to both pin 40 and pin 97.

Note: This figure shows the configuration viewed from the reverse side of the package. Pay attention to the difference in pin arrangement.

# **ABSOLUTE MAXIMUM RATINGS**

| Parameter                           | Symbol           | Condition                             | Rating           | Unit        |
|-------------------------------------|------------------|---------------------------------------|------------------|-------------|
| Supply Voltage (1)                  | V <sub>DD</sub>  | Ta = 25°C                             | -0.3 to +6.0     | V           |
| Supply Voltage (2)                  | .,               | $Ta = 25^{\circ}C, V_{DD} - V_5$ *1   | 0 to 18          | V           |
|                                     | V <sub>LCD</sub> | $Ta = 25^{\circ}C, V_{DD} - V_5 *1*2$ | 0 to 20          | V<br>V<br>V |
| Input Voltage                       | VI               | Ta = 25°C                             | -0.3 to VDD +0.3 | V           |
| Storage Temperature T <sub>ST</sub> |                  | _                                     | -55 to +150      | °C          |

<sup>\*1</sup>  $V_{DD} > V_2 > V_3 > V_5$  \*2 When a series resistance of more than  $47\Omega$  is connected as shown below:



## RECOMMENDED OPERATING CONDITIONS

| Parameter             | Symbol           | Condition                             | Range      | Unit |
|-----------------------|------------------|---------------------------------------|------------|------|
| Supply Voltage (1)    | V <sub>DD</sub>  | _                                     | 4.5 to 5.5 | V    |
| Supply Voltage (2)    |                  | V <sub>DD</sub> – V <sub>5</sub> *1   | 8 to 16    | V    |
|                       | V <sub>LCD</sub> | V <sub>DD</sub> – V <sub>5</sub> *1*2 | 8 to 18    | V    |
| Operating Temperature | Тор              | _                                     | -20 to +85 | °C   |

<sup>\*1</sup>  $V_{DD} > V_2 > V_3 > V_5$ 

<sup>\*2</sup> When a series resistance of more than  $47\Omega$  is connected as shown below:



## **ELECTRICAL CHARACTERISTICS**

## **DC Characteristics**

$$(V_{DD} = 5V \pm 10\%, Ta = -20 \text{ to } +85^{\circ}C)$$

|                    | ( 25               |                                              |                    | 00   |                    |      |  |
|--------------------|--------------------|----------------------------------------------|--------------------|------|--------------------|------|--|
| Parameter          | Symbol             | Condition                                    | Min.               | Тур. | Max.               | Unit |  |
| "H" Input Voltage  | V <sub>IH</sub> *1 |                                              | 0.8V <sub>DD</sub> | _    | $V_{DD}$           | V    |  |
| "L" Input Voltage  | V <sub>IL</sub> *1 |                                              | V <sub>SS</sub>    | _    | 0.2V <sub>DD</sub> | V    |  |
| "H" Input Current  | I <sub>IH</sub> *1 | $V_{IH} = V_{DD}$                            | _                  | _    | 1                  | μΑ   |  |
| "L" Input Current  | I <sub>IL</sub> *1 | $V_{IL} = 0V$                                | _                  | _    | -1                 | μΑ   |  |
| "H" Output Voltage | V <sub>OH</sub> *2 | $I_0 = -0.4 \text{mA}$                       | $V_{DD} - 0.4$     | _    | _                  | V    |  |
| "L" Output Voltage | V <sub>0L</sub> *2 | $I_0 = 0.4 \text{mA}$                        | _                  | _    | 0.4                | V    |  |
| ON Resistance      | R <sub>ON</sub> *4 | $V_{DD}-V_5 = 10V$<br>$ V_N-V_0  = 0.25V$ *3 | _                  | 1    | 2                  | kΩ   |  |
| Supply Current     | I <sub>DD</sub>    | CP = DC<br>$V_{DD}-V_5 = 18V$ , no load      | _                  | _    | 100                | μΑ   |  |

<sup>\*1</sup> Applied to LOAD, CP, DI<sub>1</sub>, DF and COM/SEG

<sup>\*2</sup> Applied to DO<sub>80</sub>

<sup>\*3</sup>  $V_N = V_{DD}$  to  $V_5$ ,  $V_2 = 8/9 (V_{DD} - V_5)$ ,  $V_3 = 1/9 (V_{DD} - V_5)$ 

<sup>\*4</sup> Applied to O<sub>1</sub> to O<sub>80</sub>

# **Switching Characteristics**

 $(V_{DD} = 5V \pm 10\%, Ta = -20 \text{ to } +85^{\circ}\text{C}, C_{L} = 15 \text{pF})$ 

|                                |                     | ,          |      |      |      |      |
|--------------------------------|---------------------|------------|------|------|------|------|
| Parameter                      | Symbol              | Condition  | Min. | Тур. | Max. | Unit |
| "H","L" Propagation Delay Time | t <sub>pLH</sub>    | _          | _    | _    | 250  | ns   |
| Clock Frequency                | f <sub>CP</sub>     | Duty = 50% | _    | _    | 3.3  | MHz  |
| Clock Pulse Width              | t <sub>W(CP)</sub>  | _          | 125  | _    | _    | ns   |
| LOAD Pulse Width               | t <sub>W(L)</sub>   | _          | 125  | _    | _    | ns   |
| Data Setup Time DI→CP          | t <sub>SETUP</sub>  | _          | 50   | _    | _    | ns   |
| CP→LOAD Time                   | t <sub>CL</sub>     | _          | 250  | _    | _    | ns   |
| LOAD→CP Time                   | t <sub>LC</sub>     | _          | 0    | _    | _    | ns   |
| Data Hold Time DI→CP           | t <sub>HOLD</sub>   | _          | 50   | _    | I —  | ns   |
| CP Rise/Fall Time              | t <sub>r</sub> (CP) | _          | _    | _    | 50   | ns   |
| LOAD Rise/Fall Time            | t <sub>r</sub> (L)  | _          | _    | _    | 1    | μs   |



## **FUNCTIONAL DESCRIPTION**

#### **Pin Functional Description**

#### DI<sub>1</sub>

The data input pin for the 80-bit shift register (between 1st to 80th bit). The display data is clocked in to this pin. (Positive logic)

#### CP

Clock pulse input pin for 80-bit shift register. The data is shifted to the 80-bit shift register at the falling edge of the clock pulse. A data setup time ( $t_{SETUP}$ ) and a data hold time ( $t_{HOLD}$ ) are required between a DI<sub>1</sub> signal and a clock pulse.

Clock pulse rise time  $(t_r)$  and clock pulse fall time  $(t_f)$  should be a maximum of 50ns respectively.

#### DO<sub>80</sub>

The 80th bit output from the 80-bit shift register.

The data which is input from  $DI_1$  is clocked out with the delay in the number of the bits of the shift register.

When extending the number of characters, this pin is used to connect to the next MSM5260 in cascade.

#### LOAD

The signal for latching the shift register contents is input from this pin.

When LOAD pin is set at "H" level, the shift register contents are transferred to the 80-bit 4-level driver through the 80-bit level shifter.

When LOAD pin is set at "L" level, the last display output data  $(O_1 \text{ to } O_{80})$ , which was transferred when LOAD pin was at "H" level, is held.

#### • DE

Synchronous signal input pin for alternate signal for LCD driving.

#### COM/SEG

Selection signal input pin. MSM5260 is used either as common driver or segment driver according to input signal level at COM/SEG pin.

When this pin is set when at "H" level, MSM5260 is used as a common driver, while it is used as a segment driver when at "L" level.

The display driving data  $O_1$  to  $O_{80}$  are determined according to the combination of latched data and DF signal, as shown in Table 1 below.

| COM/SEG | Latched<br>data level | DF | Driver data output level<br>(O <sub>1</sub> - O <sub>80</sub> ) | Remarks        |  |
|---------|-----------------------|----|-----------------------------------------------------------------|----------------|--|
| н _     | High                  | Н  | $V_{DD}$                                                        |                |  |
|         | (Select)              | L  | $V_5$                                                           | Common driver  |  |
|         | Low                   | Н  | $V_3$                                                           | Common driver  |  |
|         | (Non-select)          | L  | V <sub>2</sub>                                                  |                |  |
| L –     | High                  | Н  | $V_5$                                                           |                |  |
|         | (Select)              | L  | $V_{DD}$                                                        | Segment driver |  |
|         | Low                   | Н  | V <sub>3</sub>                                                  |                |  |
|         | (Non-select)          | L  | V <sub>2</sub>                                                  |                |  |

Table 1

When MSM5260 is used as a common driver, both LOAD pin and COM/SEG pin are to be connected to  $V_{DD}$ . In this case, a bias voltage of common side's non-select level is to be supplied to  $V_2$  and  $V_3$  pins.

# $V_{DD}, V_{SS}$

Supply voltage pins.  $V_{DD}$  should be 4.5 to 5.5V.

 $V_{SS}$  is a ground pin ( $V_{SS} = 0V$ )

## $V_2, V_3, V_5$

Bias supply voltage pins to drive the LCD. Use an external bias voltage supply for driving the LCD.

#### O<sub>1</sub> to O<sub>80</sub>

Display data output pins which correspond to each bit of the 80-bit latch.

One of  $V_{DD}$ ,  $V_2$ ,  $V_3$  and  $V_5$  is selected as a display driving voltage source according to the combination of latched data level and DF signal.

#### **NOTES ON USE**

Note the following when turning power on and off:

The LCD drivers of this IC requiers a high voltage. For this reason, if a high voltage is applied to the LCD drivers with the logic power supply floating, excess current flows. This may damage the IC. Be sure to carry out the following power-on and power-off sequences:

#### When turning power on:

First  $V_{DD}$  ON, next  $V_5$ ,  $V_3$ ,  $V_2$  ON. Or both ON at the same time.

When turning power off:

#### **PACKAGE DIMENSIONS**

(Unit: mm)



Notes for Mounting the Surface Mount Type Package

The SOP, QFP, TSOP, SOJ, QFJ (PLCC), SHP and BGA are surface mount type packages, which are very susceptible to heat in reflow mounting and humidity absorbed in storage. Therefore, before you perform reflow mounting, contact Oki's responsible sales person for the product name, package name, pin number, package code and desired mounting conditions (reflow method, temperature and times).

(Unit: mm)



Notes for Mounting the Surface Mount Type Package

The SOP, QFP, TSOP, SOJ, QFJ (PLCC), SHP and BGA are surface mount type packages, which are very susceptible to heat in reflow mounting and humidity absorbed in storage. Therefore, before you perform reflow mounting, contact Oki's responsible sales person for the product name, package name, pin number, package code and desired mounting conditions (reflow method, temperature and times).

(Unit:mm)



Notes for Mounting the Surface Mount Type Package

The SOP, QFP, TSOP, SOJ, QFJ (PLCC), SHP and BGA are surface mount type packages, which are very susceptible to heat in reflow mounting and humidity absorbed in storage. Therefore, before you perform reflow mounting, contact Oki's responsible sales person for the product name, package name, pin number, package code and desired mounting conditions (reflow method, temperature and times).