

#### **Features**

- Microprocessor compatible control inputs
- On chip control memory and address decoding
- Row addressing
- Master reset
- 32 crosspoint switches in 8 x 4 array
- 5.0V to 15.0V operation
- Low crosstalk between switches
- Low on resistance:  $90\Omega$  (typ.) at 13V
- Matched switch characteristics
- Switches frequencies up to 40MHz

## **Applications**

- PABX and key sytems
- Data acquisition systems
- Test equipment/instrumentation
- Analog/digital multiplexers

ISSUE 2 October 1989

#### Ordering Information

MT8804AC 24 Pin Ceramic DIP 24 Pin Plastic DIP MT8804AE MT8804AP 28 Pin PLCC -40° to 85°C

### Description

The MT8804A is a CMOS/LSI 8 x 4 Analog Switch Array incorporating control memory (32 bits), decoder and digital logic level converters. This circuit has digitally controlled analog switches having very low "ON" resistance and very low "OFF" leakage current. Switches will operate with analog signals at frequencies to 40 MHz and up to 15.0Vp-p. A "HIGH" on the Master Reset input switches all channels "OFF" and clears the memory. This device is ideal for crosspoint switching applications.



Figure 1 - Functional Block Diagram



Figure 2 - Pin Connections

## **Pin Description**

|        | 1               |                                                                                                                                                                                               |
|--------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Pin #* | Name            | Description                                                                                                                                                                                   |
| 1-3    | L2-L0           | <b>L2-L0 Analog Lines (Inputs/Outputs):</b> these are connected to the L2-L0 columns of the switch array.                                                                                     |
| 4      | D0              | D0 Data (Input): Active High.                                                                                                                                                                 |
| 5      | J0              | J0 Analog Junctor (Input/Output): this is connected to the J0 row of the switch array.                                                                                                        |
| 6      | DI              | DI Data (Input). Active High.                                                                                                                                                                 |
| 7      | J1              | J1 Analog Junctor (Input/Output): this is connected to the J1 row of the switch array.                                                                                                        |
| 8      | D2              | D2 Data (Input): Active High.                                                                                                                                                                 |
| 9      | J2              | J2 Analog Junctor (Input/Output): this is connected to the J2 row of the switch array.                                                                                                        |
| 10     | D3              | D3 Data (Input): Active High.                                                                                                                                                                 |
| 11     | J3              | J3 Analog Junctor (Input/Output): this is connected to the J3 row of the switch array.                                                                                                        |
| 12     | V <sub>SS</sub> | Digital Ground Reference.                                                                                                                                                                     |
| 13     | V <sub>EE</sub> | Negative Power Supply.                                                                                                                                                                        |
| 14-16  | A0-A2           | A0-A2 Address Lines (Inputs).                                                                                                                                                                 |
| 17     | AE              | Address Enable/Strobe (Input): enables function selected by address and data. Address must be stable before AE goes high and D0-D3 must be stable on the falling edge of the AE. Active High. |
| 18     | MR              | Master RESET (Input): this is used to turn off all switches. Active High.                                                                                                                     |
| 19-23  | L7-L3           | L7-L3 Analog Lines (Inputs/Outputs): these are connected to the L7-L3 columns of the switch array.                                                                                            |
| 24     | V <sub>DD</sub> | Positive Power Supply.                                                                                                                                                                        |

<sup>\*</sup> Plastic DIP and CERDIP only

### **Functional Description**

The MT8804A is a CMOS/LSI 8 X 4 Analog Switch Array incorporating an 8 X 4 analog switch array, address decoder, control memory, and digital logic level converter.

The analog switch array is arranged in 8 rows and 4 columns. The row input/outputs are referred to as Lines (L0-L7) and the column input/outputs as Junctors (J0-J3). The crosspoint analog switches interconnect the lines and junctors when turned "ON" and provide a high degree of isolation when turned "OFF". Interchannel crosstalk is minimal despite the high density of the analog switch array. The control memory of the MT8804A can be treated as an 8 word by 4 bit random access memory. The 8 words are selected by the ADDRESS (A0-A2) inputs through the on chip address decoder. Data is presented to the memory via the four DATA inputs (D0-D3). This data is asynchronously written into the control memory whenever the ADDRESS ENABLE (AE) input is HIGH. A HIGH level written into a memory cell turns the corresponding crosspoint switch "ON" while a LOW level causes the crosspoint to turn "OFF".

Only the crosspoint switches corresponding to the addressed memory word are affected when data is written into the memory. The remaining switches retain their previous states. By establishing appropriate patterns in the control memory, any combination of lines and junctors may be interconnected. A HIGH level on the MASTER RESET (MR) input returns all memory locations to a LOW level and turns all crosspoint switches "OFF" effectively isolating the lines from the junctors. The digital logic level converters allow the digital input levels to differ from limits of the analog levels switched through the array. For example, with



Figure 3 - On Resistance vs. Temperature (Input Signal Voltage=Supply Voltage/2)

 $V_{DD}$ =5V,  $V_{SS}$ =0V and  $V_{EE}$ =-6V, the control inputs can be driven by a 5V system while the analog voltages through the crosspoint switches can swing from +5V to -6V.



Figure 4 - On Resistance vs. Input Signal Voltage

#### 8x8 Analog/Digital Switch

Two MT8804s configured as shown, implement an 8 x 8 analog/digital switch. The switch capacity can be expanded to an M x N array of inputs/ outputs. Expansion in the M dimension is as shown with the MT8804A lines (L0-L7) commoned. Expansion in the N dimension is accomplished by replicating the circuit shown and connecting the MT8804A junctors (J0-J3) in common. The address and data control inputs of the MT8804A's can be connected in common for any size and switch provided that the address enable (AE) inputs are driven individually. A particular signal path is connected by setting up the appropriate signals or the address and data lines and taking the corresponding address enable input high. The master reset (MR), when taken high, disconnects all signal paths.



Figure 5 - 8 x 8 Analog/Digital Switch

## **Absolute Maximum Ratings\*** - Voltages are with respect to $V_{\text{EE}}$ unless otherwise stated.

|   | Parameter                                    | Symbol                                       | Min                  | Max                  | Units       |
|---|----------------------------------------------|----------------------------------------------|----------------------|----------------------|-------------|
| 1 | Supply Voltage                               | $V_{DD}V_{SS}$ $V_{DD}V_{EE}$ $V_{SS}V_{EE}$ | -0.3<br>-0.3<br>-0.3 | 16<br>16<br>16       | V<br>V<br>V |
| 2 | Analog Input Voltage                         | V <sub>INA</sub>                             | V <sub>EE</sub> -0.3 | V <sub>DD</sub> +0.3 | V           |
| 3 | Digital Input Voltage                        | V <sub>IN</sub>                              | V <sub>SS</sub> -0.3 | V <sub>DD</sub> +0.3 | V           |
| 4 | Current on any Logic Pin                     | I                                            |                      | 10                   | mA          |
| 5 | Storage Temperature                          | T <sub>S</sub>                               | -65                  | +150                 | °C          |
| 6 | Package Power Dissipation PLASTIC DIP CERDIP | P <sub>D</sub><br>P <sub>D</sub>             |                      | 0.6<br>1.2           | W<br>W      |

<sup>\*</sup> Exceeding these values may cause permanent damage. Functional operation under these conditions is not implied.

### Recommended Operating Conditions - Voltages are with respect to V<sub>EE</sub> unless otherwise stated.

|   | Characteristics       | Sym                                                                                                      | Min             | Тур          | Max            | Units       | Test Conditions |
|---|-----------------------|----------------------------------------------------------------------------------------------------------|-----------------|--------------|----------------|-------------|-----------------|
| 1 | Operating Temperature | T <sub>O</sub>                                                                                           | -40             | 25           | 85             | °C          |                 |
| 2 | Supply Voltage        | V <sub>DD</sub> -V <sub>SS</sub><br>V <sub>DD</sub> -V <sub>EE</sub><br>V <sub>SS</sub> -V <sub>EE</sub> | 5<br>5<br>0     | 5<br>10<br>5 | 15<br>15<br>10 | V<br>V<br>V |                 |
| 3 | Analog Input Voltage  | V <sub>INA</sub>                                                                                         | V <sub>EE</sub> |              | $V_{DD}$       | V           |                 |
| 4 | Digital Input Voltage | V <sub>IN</sub>                                                                                          | V <sub>SS</sub> |              | $V_{DD}$       | V           |                 |

## **DC Electrical Characteristics**<sup>†</sup> - Voltages are with respect to V<sub>EE</sub>=V<sub>SS</sub>=0V.

|   | Characteristics                                     | Sym              | Min        | Typ <sup>‡</sup> | Max        | Units  | Test Conditions                                                           |
|---|-----------------------------------------------------|------------------|------------|------------------|------------|--------|---------------------------------------------------------------------------|
| 1 | Quiescent Supply Current                            | I <sub>DD</sub>  |            | 1                | 100        | μΑ     | $V_{DD}$ =15V. All digital inputs at $V_{IN}$ = $V_{SS}$ or $V_{DD}$      |
| 2 | Off-state Leakage Current (Any line to any junctor) | l <sub>OFF</sub> |            | ±0.1             | ±500       | nA     | $V_{DD}$ =13V, Switch is 'Off'<br>$IV_{Ji} - V_{Lj}I = V_{DD} - V_{EE}$   |
| 3 | Input Logic "0" level                               | V <sub>IL</sub>  |            |                  | 3.0<br>1.5 | V<br>V | $V_{DD}$ =10V $V_{DD}$ =5V $V_{INA}$ = $V_{DD}$ through 1k $\Omega$       |
| 4 | Input Logic "1" level                               | V <sub>IH</sub>  | 7.0<br>3.5 |                  |            | V<br>V | $V_{DD}$ =10V<br>$V_{DD}$ =5V<br>$V_{INA}$ = $V_{DD}$ through 1k $\Omega$ |
| 5 | Maximum current through Crosspoint Switch           | I <sub>MAX</sub> |            |                  | ±8.0       | mA     | V <sub>DD</sub> =13V                                                      |

<sup>†</sup> DC Electrical Characteristics are at ambient temperature (25°C).

# DC Electrical Characteristics- Switch Resistance - V<sub>DC</sub> is the external DC offset applied at the analog I/O pins.

|   | Characteristics Sym                                                                               |                  | 25°C |                  |                   | 70°C              | 85°C              | Units       | Test Conditions                                                    |
|---|---------------------------------------------------------------------------------------------------|------------------|------|------------------|-------------------|-------------------|-------------------|-------------|--------------------------------------------------------------------|
|   |                                                                                                   |                  | Min  | Тур              | Max               | Тур               | Тур               |             |                                                                    |
| 1 | On-state $V_{DD}=13V$<br>Resistance $V_{DD}=10V$<br>$V_{DD}=5V$                                   | R <sub>ON</sub>  | 60   | 90<br>105<br>290 | 108<br>160<br>650 | 105<br>120<br>320 | 110<br>125<br>325 | Ω<br>Ω<br>Ω | $V_{SS}=V_{EE}=0V, V_{DC}=V_{DD}/2,$<br>$IV_{Ji} - V_{Lj}I = 0.6V$ |
| 2 | Difference in on-state resistance between two switches  V <sub>DD</sub> =13V V <sub>DD</sub> =10V | ΔR <sub>ON</sub> |      | 20<br>30         |                   | 20<br>30          | 20<br>30          | ΩΩ          | $V_{SS}=V_{EE}=0V, V_{DC}=V_{DD}/2,$ $IV_{Ji} - V_{Li}I = 0.6V$    |

<sup>‡</sup> Typical figures are for design aid only; not guaranteed and not subject to production testing.

## AC Electrical Characteristics† - Crosspoint Performance -V<sub>DC</sub> is the external DC offset applied at the analog I/O pins. Voltages are with respect to $V_{DD}=10V$ , $V_{SS}=V_{EE}=0V$ unless otherwise stated.

|   | Characteristics                                                                                                  | Sym               | Min | Typ <sup>‡</sup>  | Max | Units       | Test Conditions                                                                             |
|---|------------------------------------------------------------------------------------------------------------------|-------------------|-----|-------------------|-----|-------------|---------------------------------------------------------------------------------------------|
| 1 | Switch Line Capacitance                                                                                          | C <sub>IS</sub>   |     | 5                 |     | pF          |                                                                                             |
| 2 | Switch Junctor Capacitance                                                                                       | Cos               |     | 20                |     | pF          |                                                                                             |
| 3 | Feedthrough Capacitance                                                                                          | C <sub>I</sub>    |     | 0.2               |     | pF          |                                                                                             |
| 4 | Frequency Response<br>Channel "ON"<br>20LOG(V <sub>OUT</sub> / V <sub>INA</sub> ) = -3dB                         | F <sub>3dB</sub>  |     | 40                |     | MHz         | Switch is "ON"; $V_{DC}$ =5V,<br>$V_{INA}$ =5Vpp sinewave<br>f= 1kHz; $R_L$ = 1k $\Omega$   |
| 5 | Total Harmonic Distortion $V_{DD}$ =15V/ $V_{DC}$ =7.5V $V_{DD}$ =10V/ $V_{DC}$ =5V $V_{DD}$ =5V/ $V_{DC}$ =2.5V | THD               |     | 0.1<br>0.2<br>1.0 |     | %<br>%<br>% | Switch is "ON"; $V_{EE=}V_{SS}=0V$<br>$V_{INA}=5Vpp$ sinewave<br>f=1kHz;<br>$R_L=10k\Omega$ |
| 6 | Feedthrough<br>Channel "OFF"<br>Feed.=20LOG (V <sub>OUT</sub> / V <sub>INA</sub> )                               | FDT               |     | -50               |     | dB          | All Switches "OFF"; $V_{INA}$ = 5Vpp sinewave f= 1MHz; $R_L$ = 1k $\Omega$ $V_{DC}$ =5V     |
| 7 | Crosstalk between any two channels for switches Li - Ji and Lj - Jj.                                             | X <sub>talk</sub> |     | -40               |     | dB          | $V_{INA}$ =2Vpp sinewave<br>f= 1.0MHz; R <sub>L</sub> = 600Ω.                               |
|   | Li - Ji is "ON"<br>Lj - Jj is "OFF"<br>Xtalk=20LOG (V <sub>Jj</sub> /V <sub>Li</sub> ).                          |                   |     | -90               |     | dB          | $V_{INA}$ =2Vpp sinewave<br>f= 3.4kHz; R <sub>L</sub> = 600 $\Omega$ .<br>$V_{DC}$ = 5V     |
| 8 | Propagation delay through switch                                                                                 | t <sub>PS</sub>   |     | 10                |     | ns          | C <sub>L</sub> =50pF                                                                        |

### AC Electrical Characteristics $^{\dagger}$ - Control and I/O Timings- Voltages are with respect to $V_{SS} = V_{EE} = 0$ V unless otherwise stated.

|   | Characteristics             |                  | Min | Typ <sup>‡</sup> | Max  | Units | Test Conditions                 |
|---|-----------------------------|------------------|-----|------------------|------|-------|---------------------------------|
| 1 | Digital Input Capacitance   | C <sub>DI</sub>  |     | 5                |      | pF    | V <sub>DD</sub> =10V            |
| 2 | Setup Time D0-D3 to AE      | t <sub>DS</sub>  | 150 |                  |      | ns    | V <sub>DD</sub> =10V            |
|   |                             |                  | 200 |                  |      | ns    | V <sub>DD</sub> =5V             |
| 3 | Hold Time D0-D3 to AE       | t <sub>DH</sub>  | 120 |                  |      | ns    | V <sub>DD</sub> =10V            |
|   |                             |                  | 300 |                  |      | ns    | V <sub>DD</sub> =5V             |
| 4 | Setup Time Address to AE    | $t_{AS}$         | 0   |                  |      | ns    | V <sub>DD</sub> =10V            |
|   |                             |                  | 50  |                  |      | ns    | V <sub>DD</sub> =5V             |
| 5 | Hold Time Address to AE     | $t_{AH}$         | 120 |                  |      | ns    | V <sub>DD</sub> =10V            |
|   |                             |                  | 300 |                  |      | ns    | V <sub>DD</sub> =5V             |
| 6 | AE Pulse Width              | $t_{AEW}$        | 100 |                  |      | ns    | V <sub>DD</sub> =10V            |
|   |                             |                  | 250 |                  |      | ns    | V <sub>DD</sub> =5V             |
| 7 | AE to Switch Status Delay   | t <sub>PAE</sub> |     | 200              | 300  | ns    | V <sub>DD</sub> =10V See Note 1 |
|   |                             |                  |     | 650              | 900  | ns    | V <sub>DD</sub> =5V             |
| 8 | DATA to Switch Status Delay | $t_{PLH}$        |     | 250              | 400  | ns    | V <sub>DD</sub> =10V See Note 1 |
|   |                             | t <sub>PHL</sub> |     | 650              | 1000 | ns    | V <sub>DD</sub> =5V             |
| 9 | MR to Switch Status Delay   | t <sub>MR</sub>  |     | 250              | 400  | ns    | V <sub>DD</sub> =10V            |
|   |                             |                  |     | 500              | 600  | ns    | V <sub>DD</sub> =5V See Note 2  |
|   |                             | $t_{MRR}$        |     | 200              | 350  | ns    | V <sub>DD</sub> =10V            |
|   |                             |                  |     | 500              | 750  | ns    | V <sub>DD</sub> =5V             |

Note 1 R<sub>L</sub>=  $10k\Omega$ , C<sub>L</sub>=50pFNote 2 R<sub>L</sub>=  $1k\Omega$ , C<sub>L</sub>=50pFDigital Input rise time (tr) and fall time (tf) = 5ns.

<sup>†</sup> AC Electrical Characteristics are at ambient temperature (25°C). ‡ Typical figures are for design aid only; not guaranteed and not subject to production testing.

<sup>†</sup> AC Electrical Characteristics are at ambient temperature (25°C). ‡ Typical figures are for design aid only; not guaranteed and not subject to production testing.



Figure 6 - Control Memory Timing Diagram

| Memory<br>Reset<br><b>MR</b> | Address<br>Enable |              | Address      | Addressed Line Input Data To Control Junctors Conne Memory Addressed L |          |              |              | Addressed Memory |              |              |              | nnected T<br>sed Line | Ö            |  |  |
|------------------------------|-------------------|--------------|--------------|------------------------------------------------------------------------|----------|--------------|--------------|------------------|--------------|--------------|--------------|-----------------------|--------------|--|--|
|                              | AE                | A2           | A1           | A0                                                                     | Line     | D3           | D2           | D1               | D0           | J3           | J2           | J1                    | J0           |  |  |
| 1                            | Х                 | Х            | Χ            | Χ                                                                      | ALL      | Х            | Х            | Х                | Х            |              | All Switch   | es "OFF"              | es "OFF"     |  |  |
| 0                            | 0                 | Х            | Х            | Х                                                                      | NONE     | Х            | Х            | Х                | Х            |              | No Chang     | e of State            |              |  |  |
| 0                            | 1                 | 0            | 0            | 0                                                                      | LO       | 0            | 0            | 0                | 0            | •            | •            | •                     | •            |  |  |
| 0<br>0                       | 1 1               | 0            | 0            | 0<br>0                                                                 | L0<br>L0 | 0            | 0<br>0       | 0<br>1           | 1<br>0       | •            | •            | •                     | +            |  |  |
| 0                            |                   | 0            | 0            | 0                                                                      | L0<br>L0 | 0            | 0            | 1                | 1            |              |              | +                     | +            |  |  |
| Ö                            | l i               | ő            | Ö            | 0                                                                      | LO       | ő            | 1            | Ö                | Ö            | •            | +            | •                     | •            |  |  |
| Ö                            | 1                 | 0            | 0            | Ö                                                                      | LO       | 0            | 1            | 0                | 1            | •            | +            | •                     | +            |  |  |
| 0                            | 1                 | 0            | 0            | 0                                                                      | L0       | 0            | 1            | 1                | 0            | •            | +            | +                     | •            |  |  |
| 0                            | 1 1               | 0            | 0            | 0                                                                      | L0       | 0            | 1            | 1                | 1            | •            | +            | +                     | +            |  |  |
| 0                            | 1                 | 0            | 0            | 0                                                                      | L0<br>L0 | 1            | 0<br>0       | 0<br>0           | 0<br>1       | +            | •            | :                     | •            |  |  |
| 0                            |                   | 0            | 0            | 0                                                                      | LO<br>LO |              | 0            | 1                | 0            | +<br>+       | •            | +                     | +            |  |  |
| Ö                            | l i               | ő            | Ö            | Ö                                                                      | LO       | ĺi           | Ö            | i                | 1            | +            | •            | +                     | +            |  |  |
| 0                            | 1                 | 0            | 0            | 0                                                                      | LO       | 1            | 1            | 0                | 0            | +            | +            | •                     | •            |  |  |
| 0                            | 1                 | 0            | 0            | 0                                                                      | L0       | 1            | 1            | 0                | 1            | +            | +            | •                     | +            |  |  |
| 0                            | 1                 | 0            | 0            | 0                                                                      | L0       | 1            | 1            | 1                | 0            | +            | +            | +                     | •            |  |  |
| 0                            | 1                 | 0            | 0            | 0                                                                      | L0       | 1            | 1            | 1                | 1            | +            | +            | +                     | +            |  |  |
| 0                            | 1                 | 0            | 0            | 1                                                                      | L1       | 0            | 0            | 0                | 0            | •            | •            | •                     | •            |  |  |
| $\downarrow$                 | $\downarrow$      | $\downarrow$ | $\downarrow$ | $\downarrow$                                                           | ↓        | $\downarrow$ | $\downarrow$ | $\downarrow$     | $\downarrow$ | $\downarrow$ | $\downarrow$ | $\downarrow$          | $\downarrow$ |  |  |
| 0                            | 1                 | 0            | 0            | 1                                                                      | L1       | 1            | 1            | 1                | 1            | +            | +            | +                     | +            |  |  |
| 0                            | 1                 | 0            | 1            | 0                                                                      | L2       | 0            | 0            | 0                | 0            | •            | •            | •                     | •            |  |  |
| $\downarrow$                 | <b>↓</b>          | <b>1</b>     | $\downarrow$ | $\downarrow$                                                           | <b>↓</b> | <b>↓</b>     | $\downarrow$ | $\downarrow$     | $\downarrow$ | $\downarrow$ | $\downarrow$ | $\downarrow$          | $\downarrow$ |  |  |
| 0                            | 1                 | 0            | 1            | 0                                                                      | L2       | 1            | 1            | 1                | 1            | +            | +            | +                     | +            |  |  |
| 0                            | 1                 | 0            | 1            | 1                                                                      | L3       | 0            | 0            | 0                | 0            | •            | •            | •                     | •            |  |  |
| $\downarrow$                 | <b>↓</b>          | $\downarrow$ | $\downarrow$ | $\downarrow$                                                           | ↓        | $\downarrow$ | $\downarrow$ | $\downarrow$     | $\downarrow$ | $\downarrow$ | $\downarrow$ | $\downarrow$          | $\downarrow$ |  |  |
| 0                            | 1                 | 0            | 1            | 1                                                                      | L3       | 1            | 1            | 1                | 1            | +            | +            | +                     | +            |  |  |
| 0                            | 1                 | 1            | 0            | 0                                                                      | L4       | 0            | 0            | 0                | 0            | •            | •            | •                     | •            |  |  |
| $\downarrow$                 | <b>↓</b>          | <b>1</b>     | $\downarrow$ | $\downarrow$                                                           | ↓        | <b>1</b>     | $\downarrow$ | $\downarrow$     | $\downarrow$ | $\downarrow$ | $\downarrow$ | $\downarrow$          | $\downarrow$ |  |  |
| 0                            | 1                 | 1            | 0            | 0                                                                      | L4       | 1            | 1            | 1                | 1            | +            | +            | +                     | +            |  |  |
| 0                            | 1                 | 1            | 0            | 1                                                                      | L5       | 0            | 0            | 0                | 0            | •            | •            | •                     | •            |  |  |
| $\downarrow$                 | <b>↓</b>          | $\downarrow$ | $\downarrow$ | $\downarrow$                                                           | <b>\</b> | $\downarrow$ | $\downarrow$ | $\downarrow$     | $\downarrow$ | $\downarrow$ | $\downarrow$ | $\downarrow$          | $\downarrow$ |  |  |
| 0                            | 1                 | 1            | 0            | 1                                                                      | L5       | 1            | 1            | 1                | 1            | +            | +            | +                     | +            |  |  |
| 0                            | 1                 | 1            | 1            | 0                                                                      | L6       | 0            | 0            | 0                | 0            | •            | •            | •                     | •            |  |  |
| <b>↓</b>                     | <b>1</b>          | <b>1</b>     | <b>↓</b>     | <u> </u>                                                               | . ↓      | <b>↓</b>     | <b>↓</b>     | <b>↓</b>         | <b>↓</b>     | $\downarrow$ | $\downarrow$ | $\downarrow$          | $\downarrow$ |  |  |
| 0                            | 1                 | 1            | 1            | 0                                                                      | L6       | 1            | 1            | 1                | 1            | +            | +            | +                     | +            |  |  |
| 0                            | 1                 | 1            | 1            | 1                                                                      | L7       | 0            | 0            | 0                | 0            | •            | •            | •                     | •            |  |  |
| <b>↓</b>                     | <u> </u>          | <b>1</b>     | <b>↓</b>     | <b>↓</b>                                                               | <u> </u> | <b>↓</b>     | <b>↓</b>     | <b>↓</b>         | <b>↓</b>     | $\downarrow$ | $\downarrow$ | <b>1</b>              | $\downarrow$ |  |  |
| 0                            | 1                 | 1            | 1            | 1                                                                      | L7       | 1            | 1            | 1                | 1            | +            | +            | +                     | +            |  |  |

Table 1 - Address Decode Truth Table

NOTES:

- 0 Low Logic Level

- 1 High Logic Level
  X Don't Care Condition
  + Indicates Connection Between Junctor and Addressed Line
   - Indicates No Connection Between Junctor and Addressed Line