# Advance Information # TMOS E-FET ™ High Energy Power FET D2PAK for Surface Mount ## N-Channel Enhancement-Mode Silicon Gate This advanced high voltage TMOS E-FET is designed to withstand high energy in the avalanche mode and switch efficiently. This new high energy device also offers a drain-to-source diode with fast recovery time. Designed for high voltage, high speed switching applications in power supplies, PWM motor controls and other inductive loads, the avalanche energy capability is specified to eliminate the guesswork in designs where inductive loads are switched and offer additional safety margin against unexpected voltage transients. - Avalanche Energy Capability Specified at Elevated Temperature - Source-to-Drain Diode Recovery Time Comparable to a Discrete Fast Recovery Diode - Low Stored Gate Charge for Efficient Switching - Internal Source—to—Drain Diode Designed to Replace External Zener Transient Suppressor—Absorbs High Energy in the Avalanche Mode - ESD Protected. Designed to Typically Withstand 400 V Machine Model and 4000 V Human Body Model. # MTB55N06Z TMOS POWER FET 55 AMPERES 60 VOLTS RDS(on) = 18 m $\Omega$ CASE 418B-02, Style 2 D<sup>2</sup>PAK ## **MAXIMUM RATINGS** (T<sub>J</sub> = 25°C unless otherwise noted) | Rating | Symbol | Value | Unit | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|--------------------|---------------| | Drain-to-Source Voltage | V <sub>DSS</sub> | 60 | Vdc | | Drain–to–Gate Voltage (R <sub>GS</sub> = 1.0 MΩ) | V <sub>DGR</sub> | 60 | Vdc | | Gate–to–Source Voltage — Continuous<br>— Non–Repetitive (t <sub>p</sub> ≤ 10 ms) | V <sub>GS</sub><br>V <sub>GSM</sub> | ±20<br>±40 | Vdc<br>Vpk | | Drain Current — Continuous @ $T_C = 25^{\circ}C$<br>— Continuous @ $T_C = 100^{\circ}C$<br>— Single Pulse ( $t_p \le 10 \mu s$ ) | I <sub>D</sub> | 55<br>35.5<br>165 | Adc<br>Apk | | Total Power Dissipation @ T <sub>C</sub> = 25°C Derate above 25°C Total Power Dissipation @ T <sub>A</sub> = 25°C (1) | PD | 113<br>0.91<br>2.5 | Watts<br>W/°C | | Operating and Storage Temperature Range | T <sub>J</sub> , T <sub>stg</sub> | - 55 to 150 | °C | | Single Pulse Drain–to–Source Avalanche Energy — Starting T <sub>J</sub> = 25°C (V <sub>DD</sub> = 25 Vdc, V <sub>DS</sub> = 60 Vdc, V <sub>GS</sub> = 10 Vdc, Peak I <sub>L</sub> = 55 Apk, L = 0.3 mH, R <sub>G</sub> = 25 Ω) | E <sub>AS</sub> | 454 | mJ | | Thermal Resistance — Junction to Case — Junction to Ambient — Junction to Ambient (1) | $R_{ heta JC} \ R_{ heta JC} \ R_{ heta JA}$ | 1.1<br>62.5<br>50 | °C/W | | Maximum Lead Temperature for Soldering Purposes, 1/8" from case for 10 seconds | TL | 260 | °C | (1) When surface mounted to an FR4 board using the minimum recommended pad size. This document contains information on a new product. Specifications and information herein are subject to change without notice. E-FET is a trademark of Motorola, Inc. TMOS is a registered trademark of Motorola, Inc. # **ELECTRICAL CHARACTERISTICS** ( $T_C = 25^{\circ}C$ unless otherwise noted) | Cha | racteristic | Symbol | Min | Тур | Max | Unit | |------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|----------------------|-------------|---------------|------------|--------------| | OFF CHARACTERISTICS | | | | | | | | Drain-to-Source Breakdown Voltag<br>(VGS = 0 Vdc, I <sub>D</sub> = 250 μAdc) | , | V(BR)DSS | 60 | _<br>53 | _ | Vdc<br>mV/°C | | Temperature Coefficient (Positive | (1) | | | 55 | | | | Zero Gate Voltage Drain Current<br>(VDS = 60 Vdc, VGS = 0 Vdc)<br>(VDS = 60 Vdc, VGS = 0 Vdc, TJ | = 125°C) | I <sub>DSS</sub> | _<br>_ | _<br>_ | 1.0<br>10 | μAdc | | Gate-Body Leakage Current (VGS | = ±20 Vdc, V <sub>DS</sub> = 0 Vdc) | IGSS | _ | _ | 100 | nAdc | | ON CHARACTERISTICS (1) | | | | • | | | | Gate Threshold Voltage<br>(V <sub>DS</sub> = V <sub>GS</sub> , I <sub>D</sub> = 250 μAdc)<br>Threshold Temperature Coefficie | (Cpk ≥ 2.0) nt (Negative) | VGS(th) | 2.0<br>— | 3.0<br>6.0 | 4.0<br>— | Vdc<br>mV/°C | | Static Drain-to-Source On-Resista<br>(V <sub>GS</sub> = 10 Vdc, I <sub>D</sub> = 27.5 Adc) | nnce (Cpk ≥ 2.0) | R <sub>DS(on)</sub> | _ | 14 | 18 | mΩ | | Drain-to-Source On-Voltage (VGS<br>(ID = 55 Adc)<br>(ID = 27.5 Adc, TJ = 125°C) | = 10 Vdc) | VDS(on) | _<br>_<br>_ | 0.825<br>0.74 | 1.2<br>1.0 | Vdc | | Forward Transconductance (V <sub>DS</sub> = | 4.0 Vdc, I <sub>D</sub> = 27.5 Adc) | 9FS | 12 | 15 | _ | Mhos | | DYNAMIC CHARACTERISTICS | | | | • | | • | | Input Capacitance | | C <sub>iss</sub> | _ | 1390 | 1950 | pF | | Output Capacitance | (V <sub>DS</sub> = 25 Vdc, V <sub>GS</sub> = 0 Vdc,<br>f = 1.0 MHz) | C <sub>oss</sub> | _ | 520 | 730 | | | Transfer Capacitance | | C <sub>rss</sub> | _ | 119 | 238 | | | SWITCHING CHARACTERISTICS (2 | 2) | | | • | | • | | Turn-On Delay Time | (V <sub>DD</sub> = 30 Vdc, I <sub>D</sub> = 55 Adc, | <sup>t</sup> d(on) | _ | 27 | 54 | ns | | Rise Time | | t <sub>r</sub> | _ | 157 | 314 | | | Turn-Off Delay Time | $V_{GS(on)} = 10 \text{ Vdc},$<br>$R_{G} = 9.1 \Omega)$ | t <sub>d</sub> (off) | _ | 116 | 232 | | | Fall Time | - | t <sub>f</sub> | _ | 126 | 252 | 1 | | Gate Charge<br>(See Figure 8) | (V <sub>DS</sub> = 48 Vdc, I <sub>D</sub> = 55 Adc,<br>V <sub>GS</sub> = 10 Vdc) | QT | _ | 40 | 56 | nC | | | | Q <sub>1</sub> | _ | 7.0 | _ | | | | | Q <sub>2</sub> | | 18 | _ | | | | | Q <sub>3</sub> | | 15 | _ | | | SOURCE-DRAIN DIODE CHARACT | TERISTICS | | | | | | | Forward On–Voltage | (I <sub>S</sub> = 55 Adc, V <sub>GS</sub> = 0 Vdc)<br>(I <sub>S</sub> = 55 Adc, V <sub>GS</sub> = 0 Vdc, T <sub>J</sub> = 125°C) | V <sub>SD</sub> | _ | 0.93<br>0.82 | 1.1<br>— | Vdc | | Reverse Recovery Time | (I <sub>S</sub> = 55 Adc, V <sub>GS</sub> = 0 Vdc,<br>dI <sub>S</sub> /dt = 100 A/µs) | t <sub>rr</sub> | | 57 | _ | ns | | | | ta | _ | 32 | _ | | | | | t <sub>b</sub> | _ | 25 | _ | | | Reverse Recovery Stored Charge | | Q <sub>RR</sub> | _ | 0.11 | _ | μC | | INTERNAL PACKAGE INDUCTANC | E | | | • | | | | Internal Drain Inductance<br>(Measured from contact screw or<br>(Measured from drain lead 0.25" | n tab to center of die) | L <sub>D</sub> | | 3.5<br>4.5 | _ | nH | | Internal Source Inductance (Measured from the source lead 0.25" from package to source bond pad) | | LS | _ | 7.5 | _ | | <sup>(1)</sup> Pulse Test: Pulse Width ≤ 300 μs, Duty Cycle ≤ 2%. (2) Switching characteristics are independent of operating junction temperature. Figure 1. On-Region Characteristics Figure 2. Transfer Characteristics Figure 3. On–Resistance versus Drain Current and Temperature Figure 4. On–Resistance versus Drain Current and Gate Voltage Figure 5. On–Resistance Variation with Temperature Figure 6. Drain-to-Source Leakage Current versus Voltage GATE-TO-SOURCE OR DRAIN-TO-SOURCE VOLTAGE (VOLTS) Figure 7. Capacitance Variation Figure 8. Gate-to-Source and Drain-to-Source Voltage versus Total Charge Figure 9. Resistive Switching Time Variation versus Gate Resistance Figure 10. Diode Forward Voltage versus Current Figure 11. Maximum Rated Forward Biased Safe Operating Area Figure 12. Maximum Avalanche Energy versus Starting Junction Temperature Figure 13. Thermal Response ## **PACKAGE DIMENSIONS** Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Motorola data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part. Motorola and are registered trademarks of Motorola, Inc. Motorola, Inc. is an Equal Opportunity/Affirmative Action Employer. #### How to reach us: USA/EUROPE/Locations Not Listed: Motorola Literature Distribution; P.O. Box 5405, Denver, Colorado 80217. 303–675–2140 or 1–800–441–2447 **JAPAN**: Nippon Motorola Ltd.; Tatsumi–SPD–JLDC, 6F Seibu–Butsuryu–Center, 3–14–2 Tatsumi Koto–Ku, Tokyo 135, Japan. 81–3–3521–8315 Mfax is a trademark of Motorola, Inc. **Mfax**™: RMFAX0@email.sps.mot.com - TOUCHTONE 602-244-6609 - US & Canada ONLY 1-800-774-1848 ASIA/PACIFIC: Motorola Semiconductors H.K. Ltd.; 8B Tai Ping Industrial Park, 51 Ting Kok Road, Tai Po, N.T., Hong Kong. 852–26629298 INTERNET: http://www.mot.com/SPS/