## 捷多邦,专业PCB打样工厂,24小时加急出货 PRELIMINARY # V•I Chip™ - PRM-AL Pre-Regulator Module - 48 V input V•I Chip PRM - Vin range 36 75 Vdc - High density 1000 W/in3 - Small footprint 250 W/in<sup>2</sup> - Low weight 0.5 oz (14 g) - Adaptive Loop feedback - ZVS buck-boost regulator - 1.5 MHz switching frequency - 96% Efficiency - 125°C operation Vin = 36 – 75 V Vf = 26 – 55 V Pf = 240 W If = 5 A # P048K048T24AL K indicates BGA configuration. For other mounting options see Part Numbering on Page 2. Actual size ## **Product Description** The V•I Chip Pre-Regulator Module (PRM) is a very efficient non-isolated regulator capable of both boosting and bucking a wide range input voltage. It is specifically designed to provide a controlled Factorized Bus distribution voltage for powering downstream V•I Chip Voltage Transformation Modules (VTMs) — fast, efficient, isolated low noise Point-of-Load (POL) converters. In combination, PRMs and VTMs form a complete DC-DC converter subsystem offering all of the unique benefits of Vicor's Factorized Power Architecture (FPA): high density and efficiency; low noise operation; architectural flexibility; extremely fast transient response; and elimination of bulk capacitance at the Point-of-Load (POL). In FPA systems, the POL voltage is the product of the Factorized Bus voltage delivered by a PRM and the "K-factor" (the fixed voltage transformation ratio) of a downstream VTM. The PRM controls the Factorized Bus voltage to provide regulation at the POL. Because VTMs perform true voltage division and current multiplication, the Factorized Bus voltage may be set to a value that is substantially higher than the bus voltages typically found in "intermediate bus" systems, reducing distribution losses and enabling use of narrower distribution bus traces. A PRM-VTM chip set can provide up to 100 A, or 230 W, at a FPA system density of 200 A/in³, or 460 W/in³ — and because the PRM can be located, or "factorized," remotely from the POL, these power densities can effectively be doubled. The PRM described in this data sheet features a unique "Adaptive Loop" compensation feedback: a single wire alternative to traditional remote sensing and feedback loops that enables precise control of an isolated POL voltage without the need for either a direct connection to the load or for noise sensitive, bandwidth limiting, osolation devices in the feedback path. # Absolute Maximum Ratings | Parameter | | Values | Unit | |---------------------------------|-----------|--------------|------| | +In to -In | | -1.0 to 85.0 | Vdc | | PC to -In | | -0.3 to 6.0 | Vdc | | PR to -In | | -0.3 to 9.0 | Vdc | | IL to -In | | -0.3 to 6.0 | Vdc | | VC to -In | | -0.3 to 18.0 | Vdc | | +Out to -Out | | -0.3 to 59 | Vdc | | SC to -Out | | -0.3 to 3.0 | Vdc | | VH to -Out | | -0.3 to 9.5 | Vdc | | OS to -Out | | -0.3 to 9.0 | Vdc | | CD to -Out | MA. | -0.3 to 9.0 | Vdc | | SG to -Out | | 100 | mA | | Continuous output current | | 5 | Adc | | Continuous output power | | 240 | W | | Operating junction temperature | (M-Grade) | -55 to 125 | °C | | | (T-Grade) | -40 to 125 | °C | | Storage temperature | (M-Grade) | -65 to 150 | °C | | | (T-Grade) | -40 to 150 | °C | | Case temperature during reflow: | | 208 | °C | #### **DC-DC Converter** The P048K048T24AL is used with any 048 input series VTM to provide a regulated and isolated output. ### **Part Numbering** #### **Overview of Adaptive Loop Compensation** Adaptive Loop compensation, illustrated in Figure 1, contributes to the bandwidth and speed advantage of Factorized Power. The PRM monitors its output current and automatically adjusts its output voltage to compensate for the voltage drop in the output resistance of the VTM. Ros sets the desired value of load voltage, Vout; RcD is set to a value that compensates for the output resistance of the VTM (which, ideally, is located at the point of load). For selection of Ros and RcD, refer to Table 1 or Page 9. #### The V•I Chip's bi-directional VC port: - 1. Provides a wake up signal from the PRM to the VTM that synchronizes the rise of the VTM output voltage to that of the PRM. - 2. Provides feedback from the VTM to the PRM to enable the PRM to compensate for the voltage drop in VTM output resistance, Ro. **Figure 1** — With Adaptive Loop control the output of the VTM is regulated over the load current range with only a single interconnect between the PRM and VTM and without the need for isolation in the feedback path. | Desired Load Voltage (Vdc) | VTM P/N <sup>(1)</sup> | Max VTM Output Current (A)(2) | Ros $(k\Omega)^{(3)}$ | $Rcd(\Omega)^{(3)}$ | |----------------------------|------------------------|-------------------------------|-----------------------|---------------------| | 1.0 | V048K015T100 | 100 | 3.57 | 26.1 | | 1.2 | V048K015T100 | 100 | 2.94 | 32.4 | | 1.5 | V048K015T090 | 90 | 2.37 | 39.2 | | 1.8 | V048K020T080 | 80 | 2.61 | 35.7 | | 2.0 | V048K020T080 | 80 | 2.37 | 39.2 | | 3.3 | V040K033T060 | 60 | 2.15 | 43.2 | | 5.0 | V048K060T040 | 40 | 2.87 | 33.2 | | 10 | V048K120T025 | 25 | 2.26 | 41.2 | | 12 | V048K120T025 | 25 | 2.37 | 39.2 | | 15 | V048K160T019 | 18.8 | 2.49 | 37.4 | | 24 | V048K240T012 | 12.5 | 2.37 | 39.2 | | 28 | V048K320T009 | 9.4 | 2.74 | 35.7 | | 36 | V048K480T006 | 6.3 | 3.16 | 30.1 | | 48 | V048K480T006 | 6.3 | 2.37 | 39.2 | #### Note - (1) Verify the configuration option and product grade temperature before ordering as shown above. - (2) See "PRM output power vs. VTM output power" on Page 10 - (3) 1% precision resistors recommended **Table 1** — Configure your Chip Set using the PRM-AL ### Input Specs (Conditions are at 48 Vin, 48 Vf, full load, and 25°C ambient unless otherwise specified) | Parameter | Min | Тур | Max | Unit | Note | |----------------------------------------|------|------|------|--------|----------------------------------------------------------------------| | Input voltage range | 36 | 48 | 75 | Vdc | | | Input dV/dt | | | 1 | V/µs | | | Input undervoltage turn-on | | 33.8 | 35.3 | Vdc | | | Input undervoltage turn-off | 30.5 | 31.8 | | Vdc | | | Input overvoltage turn-on | 75.8 | 77.3 | | Vdc | | | Input overvoltage turn-off | | 78.8 | 81.0 | Vdc | | | Input quiescent current | | 0.5 | 1 | mA | PC low | | Input current | | 5.2 | | Adc | | | Input reflected ripple current | | 640 | | mA p-p | See Figures 4 & 5 | | No load power dissipation | | 1.9 | | W | | | Internal input capacitance | | 5 | | μF | Ceramic | | Recommended external input capacitance | | 100 | | μF | See Figure 5 for input filter circuit.<br>Source impedance dependent | # **Input Waveforms** **Figure 2** — Vf and PC response from power up Figure 4 — Input reflected ripple current at full load and 48 Vin vicorpower.com Figure 3 — Vf turn-on waveform with inrush current – PC enabled at full load, 48 Vin **Figure 5** — Input filter capacitor recommendation # Output Specs (Conditions are at 48 Vin, 48 Vf, full load, and 25°C ambient unless otherwise specified) | Parameter | Min | Тур | Max | Unit | Note | |---------------------------------|------|-------|------|------|----------------------------------------| | Output voltage range | 26 | 48 | 55 | Vdc | Factorized Bus voltage (Vf) set by Ros | | Output power | 0 | | 240 | W | | | Output current | 0 | | 5 | Adc | | | DC current limit | 5.25 | 6.60 | 7.20 | Adc | IL pin floating | | Average short circuit current | | | 0.5 | Α | Auto recovery | | Set point accuracy | | ± 1.5 | | % | | | Line regulation | | 0.1 | 0.2 | % | Low line to high line | | Load regulation | | 0.1 | 0.2 | % | No CD resistor | | Load regulation (at VTM output) | | 1.0 | | % | Adaptive Loop | | Current share accuracy | | 5 | 10 | % | | | Efficiency | | | | | | | Full load | | 96 | | % | See Figure 7,8 & 9 | | Output overvoltage set point | 56 | | 59.4 | Vdc | | | Output ripple voltage | | | | | | | No external bypass | | 1.9 | 2.0 | % | Factorized Bus | | With 10 μF capacitor | | 0.04 | 0.06 | % | Factorized Bus | | Switching frequency | 1.35 | 1.45 | 1.55 | MHz | Fixed frequency | | Output turn-on delay | | | | | | | From application of power | | 150 | 300 | ms | See Figure 2 | | From PC pin high | | 100 | | μs | See Figure 3 | | Internal output capacitance | | 5 | | μF | Ceramic | | Factorized Bus capacitance | | | 47 | μF | Aluminum Electrolytic | # **Output Waveforms** **Figure 6** — VTM output regulation and Vf bus during load step using VTM with K = 1/24 Figure 7 — Efficiency vs. output current at 48 Vf # **Output Waveforms** Figure 8 — Efficiency vs. output current at 36 Vf Figure 10 — Transient response; PRM alone, 48 Vin, 0 A - 5 A, -0 A no load capacitance. Local Loop Figure 12 — Transient response; load change from 40 – 80 – 40 A, at the output of a K=1/24 VTM with no Vf bus capacitance and 100 µF load capacitance. Figure 9 — Efficiency vs. output current at 26 Vf Figure 11 — Transient response; load change from 10 – 40 – 10 A, at the output of a K=1/24 VTM with no Vf bus capacitance and 100 $\mu F$ load capacitance. 800-735-6200 # **PRELIMINARY** # **Electrical Specifications** (continued) V•I Chip Pre-Regulator Module # Auxiliary Pins (Conditions are at 48 Vin, 48 Vf, full load, and 25°C ambient unless otherwise specified) | Parameter | Min | Тур | Max | Unit | Note | |---------------------------|------|-------|------|------|-----------------------------------------------| | VC (VTM Control) | | | | | | | Peak voltage | | 14 | | V | Referenced to –Out | | PC (Primary Control) | | | | | | | DC voltage | 4.8 | 5.0 | 5.2 | Vdc | | | Module disable voltage | 2.3 | 2.4 | | Vdc | | | Module enable voltage | | 2.5 | 2.6 | Vdc | | | Disable hysteresis | | 100 | | mV | | | Current limit | 2.0 | 2.7 | 3.5 | mA | Source only | | Enable delay time | | 100 | | μs | | | Disable delay time | | 1 | | μs | | | IL (Current Limit Adjust) | | | | | | | Voltage | | 1 | | V | | | Accuracy | | ± 15 | | % | Based on DC current limit set point | | PR (Parallel Port) | | | | | | | Voltage | 0.6 | | 7.5 | V | | | Source current | 1 | | | mA | | | External capacitance | | | 100 | pF | | | VH (Auxiliary Voltage) | | | | | | | Range | 8.7 | 9.0 | 9.3 | Vdc | Maximum source = 5 mA | | Regulation | | 0.04 | | %/mA | | | SC (Secondary Control) | | | | | | | Voltage | 1.23 | 1.24 | 1.25 | Vdc | Referenced to SG | | Internal capacitance | | 0.1 | | μF | | | External capacitance | | | 0.7 | μF | | | OS (Output Set) | | | | | | | Set point accuracy | | ± 1.5 | | % | Includes 1% external resistor | | Reference offset | | ± 4 | | mV | | | CD (Compensation Device) | | | | | | | External resistance | 20 | | | Ω | Omit resistor for regulation at output of PRM | # **General Specs** | Parameter | Min | Тур | Max | Unit | Note | |----------------------------|-----|-------------|-----|---------|-------------------------------------------| | MTBF | | | | | | | MIL-HDBK-217F | | 2.2 | | Mhrs | 25°C, GB | | Agency approvals (pending) | | cTÜVus | | | UL/CSA 60950, EN60950 | | Agency approvais (pending) | | CE Mark | | | Low voltage directive | | Mechanical parameters | | | | | See mechanical drawing, Figures 17 and 19 | | Weight | | 0.5 / 14 | | oz/g | | | Dimensions | | | | | | | Length | | 1.26 / 32 | | in / mm | | | Width | | 0.85 / 21.5 | | in / mm | | | -<br>Height | | 0.23 / 5.9 | | in / mm | | # **PRELIMINARY** # **Electrical Specifications** (continued) ### **Thermal** | Symbol | Parameter | Min | Тур | Max | Unit | Note | |--------|------------------------------------|-----|------|-----|-------|----------------------| | | Over temperature shutdown | 125 | 130 | 135 | °C | Junction temperature | | | Thermal capacity | | 0.61 | | Ws/°C | | | Rejc | Junction-to-case thermal impedance | | 1.1 | | °C/W | | | Rөлв | Junction-to-BGA thermal impedance | | 2.1 | | °C/W | | | Reja | Junction-to-ambient (1) | | 6.5 | | °C/W | | | Rөла | Junction-to-ambient (2) | | 5.0 | | °C/W | | #### Notes: - (1) P048K048T24AL surface mounted in-board to a 2" x 2" FR4 board, 4 layers 2 oz Cu, 300 LFM. - (2) P048K048T24AL with a 0.25"H heatsink surface mounted on FR4 board, 300 LFM. # **V•I Chip Stress Driven Product Qualification Process** | Test | Standard | Environment | |-----------------------------------------------------|---------------------------------------------------------|-------------------------------------------------------------| | High Temperature Operational Life (HTOL) | JESD22-A-108-B | 125°C, Vmax, 1,008 hrs | | Temperature cycling | JESD22-A-104B | -55°C to 125°C, 1,000 cycles | | High temperature storage | JESD22-A-103A | 150°C, 1,000 hrs | | Moisture resistance | JESD22-A113-B | Moisture sensitivity Level 5 | | Temperature Humidity Bias Testing (THB) | EIA/JESD22-A-101-B | 85°C, 85% RH, Vmax, 1,008 hrs | | Pressure cooker testing (Autoclave) | JESD22-A-102-C | 121°C, 100% RH, 15 PSIG, 96 hrs | | Highly Accelerated Stress Testing (HAST) | JESD22-A-110B | 130°C, 85% RH, Vmax, 96 hrs | | Solvent resistance/marking permanency | JESD22-B-107-A | Solvents A, B & C as defined | | Mechanical vibration | JESD22-B-103-A | 20g peak, 20-2,000 Hz, test in X, Y & Z directions | | Mechanical shock | JESD22-B-104-A | 1,500g peak 0.5 ms pulse duration, 5 pulses in 6 directions | | Electro static discharge testing – human body model | EIA/JESD22-A114-A | Meets or exceeds 2,000 Volts | | Electro static discharge testing – machine model | EIA/JESD22-A115-A | Meets or exceeds 200 Volts | | Highly Accelerated Life Testing (HALT) | Per Vicor Internal<br>Test Specification <sup>(1)</sup> | Operation limits verified, destruct margin determined | | Dynamic cycling | Per Vicor internal test specification <sup>(1)</sup> | Constant line, 0-100% load, -20°C to 125°C | #### Note: # **V•I Chip Ball Grid Array Interconnect Qualification** | Test | Standard | Environment | |-------------------------------|------------|----------------------------------------------------| | BGA solder fatigue evaluation | IPC-9701 | Cycle condition: TC3 (-40 to +125°C) | | | IPC-SM-785 | Test duration: NTC-B (500 failure free cycles) | | Solder ball shear test | IPC-9701 | Failure through bulk solder or copper pad lift-off | <sup>(1)</sup> For details of the test protocols see Vicor's website. #### +IN / -IN DC Voltage Ports The V•I Chip maximum input voltage should not be exceeded. PRMs have internal over / undervoltage lockout functions that prevent operation outside of the specified input range. PRMs will turn on when the input voltage rises above its undervoltage lockout. If the input voltage exceeds the overvoltage lockout, PRMs will shut down until the overvoltage fault clears. #### +OUT / -OUT Factorized Voltage Output Ports These ports provide the Factorized Bus voltage output. The –OUT port is connected internally to the –IN port through a current sense resistor. The PRM has a maximum power and a maximum current rating and is protected if either rating is exceeded. Do not short –OUT to –IN. #### VC - VTM Control The VTM Control (VC) port supplies an initial Vcc voltage to downstream VTMs, — enabling the VTMs and synchronizing the rise of the VTM output voltage to that of the PRM. The VC port also provides feedback to the PRM to compensate for voltage drop due to the VTM output resistance. The PRM's VC port should be connected to the VTM VC port. A PRM VC port can drive a maximum of two (2) VTM VC ports. #### PC - Primary Control The PRM voltage output is enabled when the PC pin is open circuit (floating). To disable the PRM output voltage, the PC pin is pulled low. Open collector optocouplers, transistors, or relays can be used to control the PC pin. When using multiple PRMs in a high power array, the PC ports should be tied together to synchronize their turn on. ### TM - Factory Use Only #### IL - Current Limit Adjust The PRM has a preset, maximum, current limit set point. The IL port may be used to reduce the current limit set point to a lower value. ### PR - Parallel Port The PR port signal, which is proportional to the PRM output power, supports current sharing among PRMs. To enable current sharing, PR ports should be interconnected. Bypass capacitance should be used when interconnecting PR ports and steps should be taken to minimize coupling noise into the interconnecting bus. Please consult Vicor Applications Engineering regarding additional considerations. #### VH – Auxiliary Voltage VH is a gated, non-isolated, nominally 9 Volt, regulated DC voltage (see "Auxiliary Pins" specifications, on Page 6) that is referenced to SG. VH may be used to power external circuitry having a total current consumption of no more than 5 mA. #### **SC - Secondary Control** The load voltage may be controlled by connecting a resistor or voltage source to the SC port. The slew rate of the output voltage may be controlled by controlling the rate-of-rise of the voltage at the SC port (e.g., to limit inrush current into a capacitive load). Figure 13 — BGA configuration ### SG - Signal Ground This port provides a low inductance Kelvin connection to –IN and should be used as reference for the OS, CD, SC, and IL ports. #### **OS - Output Set** The application-specific value of the Factorized Bus voltage (Vf) is set by connecting a resistor between OS and SG. Resistor value selection is shown in Table 1 on Page 2, and described on Page 9. If no resistor is connected, the PRM output will be approximately one volt. #### **CD - Compensation Device** Adaptive Loop control is configured by connecting an external resistor between the CD port and SG. Selection of an appropriate resistor value (see Equation 2 on Page 9 and Table 1 on Page 2) configures the PRM to compensate for voltage drops in the equivalent output resistance of the VTM and the PRM-VTM distribution bus. If no resistor is connected to CD, the PRM will be in Local Loop mode and will regulate the +OUT / –OUT voltage to a fixed value. Figure 14 — Adaptive Loop compensation with soft start using the SC port. ### **Output Voltage Setting with Adaptive Loop** The equations for calculating Ros and RcD to set a VTM output voltage are: Ros = $$\frac{93100}{(\frac{V_L \bullet 0.8395}{K}) - 1}$$ (1) $$RcD = \frac{91238}{Ros} + 1$$ (2) V<sub>L</sub> = Desired load voltage Vout = VTM output voltage K = VTM transformation ratio (available from appropriate VTM data sheet) Vf = PRM output voltage, the Factorized Bus (see Figure 14) Ro = VTM output resistance (available from appropriate VTM data sheet) L = Load Current (actual current delivered to the load) # **Output Voltage Trimming (optional)** After setting the output voltage from the procedure above the output may be margined down (26Vf min) by a resistor from SC-SG using this formula: $$Rd\Omega = \frac{10000 \text{ Vfd}}{V_{fs} - V_{fd}}$$ Where V<sub>fd</sub> is the desired factorized bus and V<sub>fs</sub> is the set factorized bus. A low voltage source can be applied to the SC port to margin the load voltage in proportion to the SC reference voltage. An external capacitor can be added to the SC port as shown in Figure 14 to control the output voltage slew rate for soft start. | Nomina<br>Range | | VTM<br>K Factor | |-----------------|------|-----------------| | 0.8 | 1.6 | 1/32 | | 1.1 | 2.2 | 1/24 | | 1.6 | 3.3 | 1/16 | | 2.2 | 4.4 | 1/12 | | 3.3 | 6.6 | 1/8 | | 4.3 | 8.8 | 1/6 | | 6.5 | 13.4 | 1/4 | | 8.7 | 17.9 | 1/3 | | 13.0 | 26.9 | 1/2 | | 17.4 | 36.0 | 2/3 | | 26.0 | 54.0 | 1 | **Table 2** — 048 input series VTM K factor selection guide #### **OVP - Overvoltage Protection** The output Overvoltage Protection set point of the P048K048T24AL is factory preset for 58 V. If this threshold is exceeded the output shuts down and a restart sequence is initiated. If the condition that causes OVP is still present, the unit will again shut down. This cycle will be repeated until the fault condition is removed. The OVP set point may be set at the factory to meet unique high voltage requirements. #### PRM output power versus VTM output power As shown in Figure 15, the P048K048T24AL is rated to deliver 5 A maximum, when it is delivering an output voltage in the range from 26 V to 48 V, and 240 W, maximum, when delivering an output voltage in the range from 48 V to 55 V. When configuring a PRM for use with a specific VTM, refer to the appropriate VTM data sheet. The VTM input power can be calculated by dividing the VTM output power by the VTM efficiency (available from the VTM data sheet). The input power required by the VTM should not exceed the output power rating of the PRM. Figure 15 — P048K048T24AL rating based on Factorized Bus voltage The Factorized Bus voltage should not exceed an absolute limit of 55 V, including steady state, ripple and transient conditions. Exceeding this limit may cause the internal OVP set point to be exceeded. ### **Parallel considerations** The PR port is used to connect two or more PRMs in parallel to form a higher power array. When configuring arrays, PR port interconnection bypass capacitance must be used at ~1nF per PRM. Additionally one PRM should be designated as the master while all other PRMs are set as slaves by shorting their SC pin to SG. The PC pins must be directly connected (no diodes) to assure a uniform start up sequence. The factorized bus should be connected in parallel as well. vicorpower.com #### **Adjusting current limit** The current limit can be lowered by placing an external resistor between the IL and SG ports (see figure 16 for resistor values). With the IL port open-circuit, the current limit is preset to be within the range specified in the output specifications table on Page 4. Figure 16 — External resistor value for adjusting current limit ## Input fuse recommendations A fuse should be incorporated at the input to the PRM, in series with the +IN port. A fast acting fuse, NANO2 FUSE 451/453 Series 10 A 125 V, or equivalent, may be required to meet certain safety agency Conditions of Acceptability. Always ascertain and observe the safety, regulatory, or other agency specifications that apply to your specific application. ### **Product safety considerations** If the input of the PRM is connected to SELV or ELV circuits, the output of the PRM can be considered SELV or ELV respectively. If the input of the PRM is connected to a centralized DC power system where the working or float voltage is above SELV, but less than or equal to 75 V, the input and output voltage of the PRM should be classified as a TNV-2 circuit and spaced 1.3 mm from SELV circuitry or accessible conductive parts according to the requirements of UL60950, CSA 22.2 60950, EN60950, and IEC60950. #### **Applications assistance** Please contact Vicor Applications Engineering for assistance, 1-800-927-9474, or email at apps@vicr.com. 800-735-6200 Figure 17 — PRM BGA mechanical outline; Inboard mounting Figure 18 — PRM BGA PCB land / VIA layout information; Inboard mounting Figure 19—PRM J-Lead mechanical outline; Onboard mounting Figure 20— PRM J-Lead PCB land layout information; Onboard mounting # **PRELIMINARY** # **Configuration Options** V•I Chip Pre-Regulator Module | Configuration | Inboard <sup>(1)</sup><br>(Figure 21) | Onboard <sup>(1)</sup><br>(Figure 22) | Inboard with 0.25"<br>Pin Fins <sup>(2)</sup> | Onboard with 0.25"<br>Pin Fins <sup>(2)</sup> | |------------------------------------------------------|---------------------------------------|---------------------------------------|-----------------------------------------------|-----------------------------------------------| | Effective power density | 1400 W/in <sup>3</sup> | 875 W/in <sup>3</sup> | 546 W/in <sup>3</sup> | 437 W/in <sup>3</sup> | | Effective Junction-Board thermal resistance | 2.1 °C/W | 2.4 °C/W | 2.1 °C/W | 2.4 °C/W | | Effective Junction-Case thermal resistance | 1.1 °C/W | 1.1 °C/W | N/A | N/A | | Effective Junction-Ambient thermal resistance 300LFM | 6.5 °C/W | 6.8 °C/W | 5.0 °C/W | 5.0 °C/W | ### Note: - (1) Surface mounted to a 2" x 2" FR4 board, 4 layers 2 oz Cu - (2) Pin Fin heat sink available as a separate item Figure 21—Inboard mounting – package K Figure 22—Onboard mounting – package F vicorpower.com #### V•I Chip soldering recommendations V•I Chip modules are intended for reflow soldering processes. The following information defines the processing conditions required for successful attachment of a V•I Chip to a PCB. Failure to follow the recommendations provided can result in aesthetic or functional failure of the module. #### Storage V•I Chip modules are currently rated at MSL 5. Exposure to ambient conditions for more than 72 hours requires a 24 hour bake at 125°C to remove moisture from the package. #### Solder paste stencil design Solder paste is recommended for a number of reasons, including overcoming minor solder sphere co-planarity issues as well as simpler integration into overall SMD process. 63/37 SnPb, either no-clean or water-washable, solder paste should be used. Pb-free development is underway. The recommended stencil thickness is 6 mils. The apertures should be 20 mils in diameter for the Inboard (BGA) application and 0.9-0.9:1 for the Onboard (J-Leaded). #### Pick and place Inboard (BGA) modules should be placed as accurately as possible to minimize any skewing of the solder joint; a maximum offset of 10 mils is allowable. Onboard (J-Leaded) modules should be placed within $\pm 5$ mils. To maintain placement position, the modules should not be subjected to acceleration greater than 500 in/sec<sup>2</sup> prior to reflow. #### Reflow There are two temperatures critical to the reflow process; the solder joint temperature and the module's case temperature. The solder joint's temperature should reach at least 220°C, with a time above liquidus (183°C) of ~30 seconds. The module's case temperature must not exceed 208 $^{\circ}\text{C}$ at anytime during reflow. Because of the $\Delta T$ needed between the pin and the case, a forced-air convection oven is preferred for reflow soldering. This reflow method generally transfers heat from the PCB to the solder joint. The module's large mass also reduces its temperature rise. Care should be taken to prevent smaller devices from excessive temperatures. Reflow of modules onto a PCB using Air-Vac-type equipment is not recommended due to the high temperature the module will experience. #### Inspection For the BGA-version, a visual examination of the post-reflow solder joints should show relatively columnar solder joints with no bridges. An inspection using x-ray equipment can be done, but the module's materials may make imaging difficult. The J-Lead versions solder joints should conform to IPC 12.2 - Properly wetted fillet must be evident. - Heel fillet height must exceed lead thickness plus solder thickness. #### Removal and rework V•I Chip modules can be removed from PCBs using special tools such as those made by Air-Vac. These tools heat a very localized region of the board with a hot gas while applying a tensile force to the component (using vacuum). Prior to component heating and removal, the entire board should be heated to 80-100°C to decrease the component heating time as well as local PCB warping. If there are adjacent moisture-sensitive components, a 125°C bake should be used prior to component removal to prevent popcorning. V•I Chip modules should not be expected to survive a removal operation. Figure 23—Thermal profile diagram Figure 24— Properly reflowed V•I Chip J-Lead ## Warranty Vicor products are guaranteed for two years from date of shipment against defects in material or workmanship when in normal use and service. This warranty does not extend to products subjected to misuse, accident, or improper application or maintenance. Vicor shall not be liable for collateral or consequential damage. This warranty is extended to the original purchaser only. EXCEPT FOR THE FOREGOING EXPRESS WARRANTY, VICOR MAKES NO WARRANTY, EXPRESS OR IMPLIED, INCLUDING, BUT NOT LIMITED TO, THE WARRANTY OF MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE. Vicor will repair or replace defective products in accordance with its own best judgement. For service under this warranty, the buyer must contact Vicor to obtain a Return Material Authorization (RMA) number and shipping instructions. Products returned without prior authorization will be returned to the buyer. The buyer will pay all charges incurred in returning the product to the factory. Vicor will pay all reshipment charges if the product was defective within the terms of this warranty. Information published by Vicor has been carefully checked and is believed to be accurate; however, no responsibility is assumed for inaccuracies. Vicor reserves the right to make changes to any products without further notice to improve reliability, function, or design. Vicor does not assume any liability arising out of the application or use of any product or circuit; neither does it convey any license under its patent rights nor the rights of others. Vicor general policy does not recommend the use of its components in life support applications wherein a failure or malfunction may directly threaten life or injury. Per Vicor Terms and Conditions of Sale, the user of Vicor components in life support applications assumes all risks of such use and indemnifies Vicor against all damages. # Vicor's comprehensive line of power solutions includes high density AC-DC and DC-DC modules and accessory components, fully configurable AC-DC and DC-DC power supplies, and complete custom power systems. Information furnished by Vicor is believed to be accurate and reliable. However, no responsibility is assumed by Vicor for its use. Vicor components are not designed to be used in applications, such as life support systems, wherein a failure or malfunction could result in injury or death. All sales are subject to Vicor's Terms and Conditions of Sale, which are available upon request. Specifications are subject to change without notice. 800-735-6200 #### **Intellectual Property Notice** Vicor and its subsidiaries own Intellectual Property (including issued U.S. and Foreign Patents and pending patent applications) relating to the products described in this data sheet. Interested parties should contact Vicor's Intellectual Property Department. ### **Vicor Corporation** 25 Frontage Road Andover, MA, USA 01810 Tel: 800-735-6200 Fax: 978-475-6715 #### email Vicor Express: vicorexp@vicr.com Technical Support: apps@vicr.com Vel Chip Pre-Regulator Module Rev. 1.4