# P4C1<sup>查询P4C147供应商</sup> **ULTRA HIGH SPEED 4K x 1** STATIC CMOS RAM #### **FEATURES** - Full CMOS, 6T Cell - High Speed (Equal Access and Cycle Times) - 10/12/15/20/25 ns (Commercial) - 15/20/25/35 ns (Military) - Low Power Operation - 715 mW Active -10 (Commercial) - 550 mW Active -25 (Commercial) - 110 mW Standby (TTL Input) - 55 mW Standby (CMOS Input) - Single 5V ± 10% Power Supply - Separate Input and Output Ports - Three-State Outputs - Fully TTL Compatible Inputs and Outputs - Standard Pinout (JEDEC Approved) - 18 Pin 300 mil DIP - 18 Pin CERPACK - 18 Pin LCC (290 x 430 mils) #### **DESCRIPTION** The P4C147 is a 4,096-bit ultra high speed static RAM organized as 4K x 1. The CMOS memories require no clocks or refreshing, and have equal access and cycle times. Inputs are fully TTL-compatible. The RAM operates from a single $5V \pm 10\%$ tolerance power supply. Access times as fast as 10 nanoseconds are available, permitting greatly enhanced system operating speeds. CMOS is utilized to reduce power consumption in both active and standby modes. In addition to very high performance, this device features latch-up protection and single-event-upset protection. The P4C147 is available in 18 pin 300 mil DIP packages as well as an 18-pin CERPACK package and LCC. ### FUNCTIONAL BLOCK DIAGRAM **TAPERFORMANCE** #### PIN CONFIGURATIONS # MAXIMUM RATINGS(1) | Symbol | Parameter | Value | Unit | |-------------------|---------------------------------------------------------|-------------------------------|------| | V <sub>cc</sub> | Power Supply Pin with Respect to GND | -0.5 to +7 | V | | V <sub>TERM</sub> | Terminal Voltage with<br>Respect to GND<br>(up to 7.0V) | -0.5 to V <sub>cc</sub> +0.5 | V | | T <sub>A</sub> | Operating Temperature | -55 to +125 | °C | | Symbol | Parameter | Value | Unit | |-------------------|---------------------------|-------------|------| | T <sub>BIAS</sub> | Temperature Under<br>Bias | -55 to +125 | °C | | T <sub>STG</sub> | Storage Temperature | -65 to +150 | °C | | P <sub>T</sub> | Power Dissipation | 1.0 | W | | I <sub>OUT</sub> | DC Output Current | 50 | mA | # RECOMMENDED OPERATING CONDITIONS | Grade <sup>(2)</sup> | Ambient Temp | Gnd | V <sub>cc</sub> | |----------------------|-----------------|-----|-----------------| | Commercial | 0°C to 70°C | 0V | 5.0V ± 10% | | Military | -55°C to +125°C | 0V | 5.0V ± 10% | # CAPACITANCES<sup>(4)</sup> $(V_{CC} = 5.0V, T_A = 25^{\circ}C, f = 1.0MHz)$ | Symbol | Parameter | Conditions | Тур. | Unit | |------------------|--------------------|-----------------------|------|------| | C <sub>IN</sub> | Input Capacitance | $V_{IN} = 0V$ | 5 | pF | | C <sub>OUT</sub> | Output Capacitance | V <sub>OUT</sub> = 0V | 7 | pF | # DC ELECTRICAL CHARACTERISTICS Over recommended operating temperature and supply voltage (2) | Council of | | Took Conditions | | P40 | C147 | l lmi4 | |------------------|--------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------------------|-----------------------|--------| | Symbol | Parameter | Test Conditions | Min. | Max. | - Unit | | | V <sub>OH</sub> | Output High Voltage<br>(TTL Load) | $I_{OH} = -4 \text{ mA}, V_{CC} = \text{Min}.$ | | 2.4 | | V | | V <sub>OL</sub> | Output Low Voltage<br>(TTL Load) | $I_{OL} = +8 \text{ mA}, V_{CC} = \text{Min}$ | | | 0.4 | V | | V <sub>IH</sub> | Input High Voltage | | | 2.2 | V <sub>CC</sub> =+0.5 | V | | V <sub>IL</sub> | Input Low Voltage | | | -0.5 <sup>(3)</sup> | 0.8 | V | | I <sub>LI</sub> | Input Leakage Current | $V_{CC} = Max., V_{IN} = GND \text{ to } V_{CC}$ | Mil.<br>Comm'l | –10<br><i>–</i> 5 | +10<br>+5 | μА | | I <sub>LO</sub> | Output Leakage Current | $V_{CC} = Max., \overline{CE} = V_{IH},$<br>$V_{OUT} = GND \text{ to } V_{CC}$ | Mil.<br>Comm'l | –10<br><i>–</i> 5 | +10<br>+5 | μΑ | | I <sub>SB</sub> | Standby Power Supply<br>Current (TTL Input Levels) | CE≥V <sub>IH</sub> , V <sub>CC</sub> = Max.,<br>f=Max., Output Open | Mil.<br>Comm'l | | 30<br>23 | mA | | I <sub>SB1</sub> | Standby Power Supply<br>Current<br>(CMOS Input Levels) | $\overline{\text{CE}} \ge \text{V}_{\text{HC}}, \text{ V}_{\text{CC}} = \text{Max., f= 0,}$ Output Open $\text{V}_{\text{IN}} \le 0.2 \text{V or V}_{\text{IN}} \ge \text{V}_{\text{CC}} -0.2 \text{V}$ | Mil.<br>Comm'l | | 15<br>10 | mA | # POWER DISSIPATION CHARACTERISTICS VS. SPEED | Symbol | Parameter | Temperature<br>Range | -10 | -12 | -15 | -20 | -25 | -35 | Unit | |-----------------|---------------------------|------------------------|------------|------------|------------|------------|------------|------------|----------| | I <sub>cc</sub> | Dynamic Operating Current | Commercial<br>Military | 130<br>N/A | 130<br>N/A | 120<br>145 | 115<br>135 | 100<br>125 | N/A<br>120 | mA<br>mA | #### AC CHARACTERISTICS—READ CYCLE $(V_{CC} = 5V \pm 10\%, All Temperature Ranges)^{(2)}$ | Sym. | Parameter | | 10 | -1 | 12 | -1 | 15 | -2 | 20 | -2 | 25 | -3 | 35 | Unit | |-----------------|-------------------------------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-------| | Oyiii. | Tarameter | Min | Max | Min | Max | Min | Max | Min | Max | Min | Max | Min | Max | Oilit | | t <sub>RC</sub> | Read Cycle Time | 10 | | 12 | | 15 | | 20 | | 25 | | 35 | | ns | | t <sub>AA</sub> | Address Access Time | | 10 | | 12 | | 15 | | 20 | | 25 | | 35 | ns | | t <sub>AC</sub> | Chip Enable Access Time | | 10 | | 12 | | 15 | | 20 | | 25 | | 35 | ns | | t <sub>OH</sub> | Output Hold from<br>Address Change | 2 | | 2 | | 2 | | 2 | | 2 | | 2 | | ns | | t <sub>LZ</sub> | Chip Enable to<br>Output in Low Z | 2 | | 2 | | 2 | | 2 | | 2 | | 2 | | ns | | t <sub>HZ</sub> | Chip Disable to<br>Output in High Z | | 4 | | 5 | | 6 | | 8 | | 10 | | 14 | ns | | t <sub>PU</sub> | Chip Enable to<br>Power Up Time | 0 | | 0 | | 0 | | 0 | | 0 | | 0 | | ns | | t <sub>PD</sub> | Chip Disable to<br>Power Down Time | | 10 | | 12 | | 15 | | 20 | | 25 | | 35 | ns | ## TIMING WAVEFORM OF READ CYCLE NO. 1(5) #### TIMING WAVEFORM OF READ CYCLE NO. 2 (6) #### Notes: - Stresses greater than those listed under MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to MAXIMUM rating conditions for extended periods may affect reliability. - 2. Extended temperature operation guaranteed with 400 linear feet per minute of air flow. - 3. Transient inputs with $V_{\rm L}$ and $I_{\rm L}$ not more negative than -3.0 V and -100 mA, respectively, are permissible for pulse widths up to 20 ns. - 4. This parameter is sampled and not 100% tested. - 5. CE is LOW and WE is HIGH for READ cycle. - WE is HIGH, and address must be valid prior to or coincident with CE transition LOW. - 7. Transition is measured $\pm 200$ mV from steady state voltage prior to change with specified loading in Figure 1. This parameter is sampled and not 100% tested. - Read Cycle Time is measured from the last valid address to the first transitioning address. ## **AC CHARACTERISTICS—WRITE CYCLE** $(V_{CC} = 5V \pm 10\%, All Temperature Ranges)^{(2)}$ | | | -1 | 0 | -1 | 2 | -1 | 5 | -2 | 20 | -2 | 25 | -3 | 35 | 11!4 | |-----------------|----------------------------------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|------| | Sym. | Parameter | Min | Max | Min | Max | Min | Max | Min | Max | Min | Max | Min | Max | Unit | | t <sub>wc</sub> | Write Cycle Time | 10 | | 12 | | 15 | | 20 | | 25 | | 35 | | ns | | t <sub>cw</sub> | Chip Enable Time to End of Write | 8 | | 10 | | 12 | | 15 | | 20 | | 25 | | ns | | t <sub>AW</sub> | Address Valid to End of Write | 8 | | 10 | | 12 | | 15 | | 20 | | 25 | | ns | | t <sub>AS</sub> | Address Set-up Time | 0 | | 0 | | 0 | | 0 | | 0 | | 0 | | ns | | t <sub>wp</sub> | Write Pulse Width | 8 | | 10 | | 12 | | 14 | | 15 | | 18 | | ns | | t <sub>AH</sub> | Address Hold Time from<br>End of Write | 0 | | 0 | | 0 | | 0 | | 0 | | 0 | | ns | | t <sub>DW</sub> | Data Valid to End of Write | 5 | | 6 | | 7 | | 9 | | 12 | | 15 | | ns | | t <sub>DH</sub> | Data Hold Time | 0 | | 0 | | 0 | | 0 | | 0 | | 0 | | ns | | t <sub>wz</sub> | Write Enable to Output in High Z | | 5 | | 6 | | 7 | | 9 | | 12 | | 15 | ns | | t <sub>ow</sub> | Output Active from End of Write | 0 | | 0 | | 0 | | 0 | | 0 | | 0 | | ns | # TIMING WAVEFORM OF WRITE CYCLE NO. 1 (WE CONTROLLED)(9) # TIMING WAVEFORM OF WRITE CYCLE NO. 2 (CE CONTROLLED)(9) #### Notes: - 9. $\overline{\text{CE}}$ and $\overline{\text{WE}}$ must be LOW for WRITE cycle. - 10. If $\overline{\text{CE}}$ goes HIGH simultaneously with $\overline{\text{WE}}$ high, the output remains in a high impedance state. - 11. Write Cycle Time is measured from the last valid address to the first transition address. - Transition is measured ±200mV from steady state voltage prior to change with specified loading in Figure 1. This parameter is sampled and not 100% tested. ## **AC TEST CONDITIONS** | Input Pulse Levels | GND to 3.0V | |-------------------------------|---------------------| | Input Rise and Fall Times | 3ns | | Input Timing Reference Level | 1.5V | | Output Timing Reference Level | 1.5V | | Output Load | See Figures 1 and 2 | #### TRUTH TABLE | Mode | CE | WE | Output | Power | |---------|----|----|------------------|---------| | Standby | Н | X | High Z | Standby | | Read | L | Н | D <sub>out</sub> | Active | | Write | L | L | High Z | Active | Figure 1. Output Load Figure 2. Thevenin Equivalent #### Note: Due to the ultra-high speed of the P4C147, care must be taken when testing this device; an inadequate setup can cause a normal functioning part to be rejected as faulty. Long high-inductance leads that cause supply bounce must be avoided by bringing the $V_{\rm CC}$ and ground planes directly up to the contactor fingers. A 0.01 $\mu F$ high frequency capacitor is also required between $V_{cc}$ and ground. To avoid signal reflections, proper termination must be used; for example, a $50\Omega$ test environment should be terminated into a $50\Omega$ load with 1.73V (Thevenin Voltage) at the comparator input, and a $116\Omega$ resistor must be used in series with $D_{\text{OUT}}$ to match $166\Omega$ (Thevenin Resistance). <sup>\*</sup> including scope and test fixture. # **ORDERING INFORMATION** The P4C147 is also available per SMD 5962-88587 # **SELECTION GUIDE** The P4C147 is available in the following temperature, speed and package options. | Temperature<br>Range | Speed (ns) Package | 10 | 12 | 15 | 20 | 25 | 35 | |------------------------|------------------------------------|-------------------|-------------------|----------------------------|----------------------------|----------------------------|----------------------------| | Commercial | Plastic DIP | -10PC | -12PC | -15PC | -20PC | -25PC | N/A | | Military Temp. | CERDIP (300 mil)<br>LCC<br>CERPACK | N/A<br>N/A<br>N/A | N/A<br>N/A<br>N/A | –15DM<br>–15LM<br>–15FM | -20DM<br>-20LM<br>-20FM | -25DM<br>-25LM<br>-25FM | -35DM<br>-35LM<br>-35FM | | Military<br>Processed* | CERDIP (300 mil)<br>LCC<br>CERPACK | N/A<br>N/A<br>N/A | N/A<br>N/A<br>N/A | -15DMB<br>-15LMB<br>-15FMB | -20DMB<br>-20LMB<br>-20FMB | -25DMB<br>-25LMB<br>-25FMB | -35DMB<br>-35LMB<br>-35FMB | <sup>\*</sup> Military temperature range with MIL-STD-883, Class B processing. N/A = Not Available