

## PA7024 PEEL™ Array

## **Programmable Electrically Erasable Logic Array**

### **Features**

#### ■ CMOS Electrically Erasable Technology

- Reprogrammable in 24-pin DIP, SOIC and 28-pin PLCC packages
- Optional JN package for 22V10 power/ground compatibility

### ■ Most Powerful 24-pin PLD Available

- 20 I/Os, 2 inputs/clocks, 40 registers/latches
- 40 logic cell output functions
- PLA structure with true product-term sharing
- Logic functions and registers can be I/O-buried

#### **■** Flexible Logic Cell

- Multiple output functions per cell
- D,T and JK registers with special features
- Independent or global clocks, resets, presets, clock polarity and output enables
- -Sum of products logic for output enable

## **General Description**

The PA7024 is a member of the Programmable Electrically Erasable Logic (PEEL™) Array family based on ICT's CMOS EEPROM technology. PEEL™ Arrays free designers from the limitations of ordinary PLDs by providing the architectural flexibility and speed needed for today's programmable logic designs. The PA7024 is by far the most powerful 24-pin PLD available today with 20 I/O pins, 2 input/global-clocks and 40 registers/latches (20 buried logic cells and 20 I/O registers/latches). Its logic array implements 84 sum-of-product logic functions that share 80 product terms. The PA7024's logic and I/O cells (LCCs, IOCs) are extremely flexible, offering two output functions per logic cell (a total of 40 for all 20 logic cells). Logic cells are configurable as D, T, and JK registers with independent

Figure 1: Pin Configuration



#### **■** High-Speed Commercial and Industrial Versions

- As fast as 10ns/15ns (tpdi/tpdx), 71.4MHz (fMAX)
- Industrial grade available for 4.5 to 5.5V Vcc and -40 to +85°C temperatures

#### Ideal for Combinatorial, Synchronous and Asynchronous Logic Applications

- Integration of multiple PLDs and random logic
- Buried counters, complex state-machines
- Comparators, decoders, multiplexers and other wide-gate functions

### ■ Development and Programmer Support

- ICT PLACE Development Software
- Fitters for ABEL, CUPL and other software
- -Programming support by ICT PDS-3 and popular thirdparty programmers

or global clocks, resets, presets, clock polarity, and other special features. This makes them suitable for a wide variety of combinatorial, synchronous and asynchronous logic applications. With pin compatibility and super-set functionality to most 24-pin PLDs, (22V10, EP610/630, GAL6002), the PA7024 can implement designs that exceed the architectures of such devices. The PA7024 supports speeds as fast as 10ns/15ns (tpdi/tpdx) and 71.4MHz (fMAX) at moderate power consumption 120mA (85mA typical). Packaging includes 24-pin DIP, SOIC and 28-pin PLCC (see Figure 1). Development and programming support for the PA7024 is provided by ICT and popular third-party development tool manufacturers.

Figure 2. Block Diagram





**Table 1. Absolute Maximum Ratings** 

This device has been designed and tested for the recommended operating conditions. Proper operation outside these levels is not guaranteed. Exposure to absolute maximum ratings may cause permanent damage.

| Symbol | Parameter                               | Conditions                      | Ratings           | Unit |
|--------|-----------------------------------------|---------------------------------|-------------------|------|
| VCC    | Supply Voltage                          | Relative to Ground              | -0.5 to + 7.0     | V    |
| VI, VO | Voltage Applied to Any Pin <sup>2</sup> | Relative to Ground <sup>1</sup> | -0.5 to VCC + 0.6 | V    |
| Ю      | Output Current                          | Per pin (IOL, IOH)              | ±25               | mA   |
| Tst    | Storage Temperature                     |                                 | -65 to + 150      | °C   |
| TLT    | Lead Temperature                        | Soldering 10 seconds            | +300              | °C   |

## **Table 2. Operating Ranges**

| Symbol | Parameter           | Conditions | Min  | Max  | Unit |  |  |
|--------|---------------------|------------|------|------|------|--|--|
| Vcc    | Supply Voltage      | Commercial | 4.75 | 5.25 | V    |  |  |
|        |                     | Industrial | 4.5  | 5.5  | V    |  |  |
| TA     | Ambient Temperature | Commercial | 0    | +70  | °C   |  |  |
|        |                     | Industrial | -40  | +85  | C    |  |  |
| TR     | Clock Rise Time     | See Note 2 |      | 20   | ns   |  |  |
| TF     | Clock Fall Time     | See Note 2 |      | 20   | ns   |  |  |
| TRVCC  | VCC Rise Time       | See Note 2 |      | 250  | ms   |  |  |

## Table 3. D.C. Electrical Characteristics over the recommended operating conditions

| Symbol            | Parameter                                 | Conditions                                  | Min  | Max                     | Unit      |    |  |
|-------------------|-------------------------------------------|---------------------------------------------|------|-------------------------|-----------|----|--|
| VOH               | Output HIGH Voltage - TTL                 | VCC = Min, IOH = -4.0mA                     |      | 2.4                     |           | V  |  |
| VOHC              | Output HIGH Voltage - CMOS                | VCC = Min, IOH = -10μA                      |      | VCC - 0.3               |           | V  |  |
| VOL               | Output LOW Voltage - TTL                  | VCC = Min, IOL = 16mA                       |      |                         | 0.5       | V  |  |
| Volc              | Output LOW Voltage - CMOS                 | VCC = Min, IOL = 10μA                       |      |                         | 0.15      | V  |  |
| VIH               | Input HIGH Level                          |                                             |      | 2.0                     | VCC + 0.3 | V  |  |
| VIL               | Input LOW Level                           |                                             |      | -0.3                    | 0.8       | V  |  |
| liL               | Input Leakage Current                     | VCC = Max, GND ≤ VIN ≤ VCC                  |      |                         | ±10       | μΑ |  |
| loz               | Output Leakage Current                    | I/O = High-Z, GND ≤ VO ≤ VCC                |      |                         | ±10       | μΑ |  |
| ISC               | Output Short Circuit Current <sup>4</sup> | VCC = 5V, VO = 0.5V, TA= 25°C               |      | -30                     | -120      | mA |  |
|                   |                                           |                                             | -15  |                         | 120       |    |  |
| 10.011            | Non Owner                                 | VIN = 0V or VCC <sup>3,11</sup>             | -20  | 85 (typ.) <sup>17</sup> | 120       | mA |  |
| ICC <sup>11</sup> | VCC Current                               | f = 25MHz All outputs disabled <sup>4</sup> | -25  |                         | 120       |    |  |
|                   | 7 iii oaqato disasioa                     |                                             | I-25 |                         | 130       |    |  |
| CIN <sup>7</sup>  | Input Capacitance <sup>5</sup>            | TA = 25°C, VCC = 5.0V                       |      |                         | 6         | pF |  |
| COUT <sup>7</sup> | Output Capacitance <sup>5</sup>           | @ f = 1 MHz                                 |      | 12                      | pF        |    |  |



**Table 1. A.C Electrical Characteristics Combinatorial** 

Over the operating range

|          |                                                     | -15 |     | -20 |     | I -25 |     |      |
|----------|-----------------------------------------------------|-----|-----|-----|-----|-------|-----|------|
| Symbol   | Parameter <sup>6,12</sup>                           | Min | Max | Min | Max | Min   | Max | Unit |
| tPDI     | Propagation delay Internal (tAL + tLC)              |     | 10  |     | 13  |       | 17  | ns   |
| tPDX     | Propagation delay External (tIA + tAL +tLC + tLO)   |     | 15  |     | 20  |       | 25  | ns   |
| tiA      | Input or I/O pin to array input                     |     | 2   |     | 2   |       | 2   | ns   |
| tAL      | Array input to LCC                                  |     | 9   |     | 12  |       | 16  | ns   |
| tLC      | LCC input to LCC output <sup>10</sup>               |     | 1   |     | 1   |       | 1   | ns   |
| tLO      | LCC output to output pin                            |     | 3   |     | 5   |       | 6   | ns   |
| top, toe | Output Disable, Enable from LCC output <sup>7</sup> |     | 3   |     | 5   |       | 6   | ns   |
| tOX      | Output Disable, Enable from input pin <sup>7</sup>  |     | 15  |     | 20  |       | 25  | ns   |

## **Combinatorial Timing - Waveforms and Block Diagram**





## Table 1. A.C. Electrical Characteristics Sequential over the operating range

|        |                                                                                          | -15 |      | -20 |      | I-25 |      | Unit |
|--------|------------------------------------------------------------------------------------------|-----|------|-----|------|------|------|------|
| Symbol | Parameter <sup>6,12</sup>                                                                | Min | Max  | Min | Max  | Min  | Max  | Unit |
| tscı   | Internal set-up to system clock <sup>8</sup> - LCC <sup>14</sup> (tAL + tSK + tLC - tCK) | 6   |      | 9   |      | 15   |      | ns   |
| tSCX   | Input <sup>16</sup> (EXT.) set-up to system clock, - LCC (tlA + tSCI)                    | 8   |      | 11  |      | 17   |      | ns   |
| tCOI   | System-clock to Array Int LCC/IOC/INC <sup>14</sup> (tCK +tLC)                           |     | 8    |     | 8    |      | 8    | ns   |
| tCOX   | System-clock to Output Ext LCC (tCOI + tLO)                                              |     | 12   |     | 13   |      | 13   | ns   |
| tHX    | Input hold time from system clock - LCC                                                  | 0   |      | 0   |      | 0    |      | ns   |
| tSK    | LCC Input set-up to async. clock <sup>13</sup> - LCC                                     | 3   |      | 3   |      | 4    |      | ns   |
| tAK    | Clock at LCC or IOC - LCC output                                                         | 1   |      | 1   |      | 1    |      | ns   |
| tHK    | LCC input hold time from system clock - LCC                                              | 4   |      | 4   |      | 4    |      | ns   |
| tSI    | Input set-up to system clock - IOC/INC <sup>14</sup> (tSK - tCK)                         | 0   |      | 0   |      | 0    |      | ns   |
| tHI    | Input hold time from system clock - IOC/INC <sup>14</sup> (tSK - tCK)                    | 4   |      | 4   |      | 4/3  |      | ns   |
| tPK    | Array input to IOC PCLK clock                                                            |     | 6    |     | 7    |      | 9    | ns   |
| tSPI   | Input set-up to PCLK clock <sup>18</sup> - IOC/INC (tSK-tPK-tIA) <sup>16</sup>           | 0   |      | 0   |      | 0    |      | ns   |
| tHPI   | Input hold from PCLK clock <sup>18</sup> - IOC/INC (tPK+tIA-tSK) <sup>16</sup>           | 5   |      | 6   |      | 7    |      | ns   |
| tCK    | System-clock delay to LCC/IOCINC                                                         |     | 7    |     | 7    |      | 7    | ns   |
| tCW    | System-clock low or high pulse width                                                     | 7   |      | 7   |      | 8    |      | ns   |
| fMAX1  | Max. system-clock frequency Int/Int 1/(tSCI + tCOI)                                      |     | 71.4 |     | 58.8 |      | 43.5 | MHz  |
| fMAX2  | Max. system-clock frequency Ext/Int 1/(tSCX + tCOI)                                      |     | 62.5 |     | 52.6 |      | 40.0 | MHz  |
| fMAX3  | Max. system-clock frequency Int/Ext 1/(tSCI + tCOX)                                      |     | 55.5 |     | 45.5 |      | 35.7 | MHz  |
| fMAX4  | Max. system-clock frequency Ext/Ext 1/(tSCX + tCOX)                                      |     | 50.0 |     | 41.6 |      | 33.3 | MHz  |
| fTGL   | Max. system-clock toggle frequency 1/(tcw + tcw) <sup>9</sup>                            |     | 71.4 |     | 71.4 |      | 62.5 | MHz  |
| tPR    | LCC presents/reset to LCC output                                                         |     | 1    |     | 1    |      | 2    | ns   |
| tST    | Input to Global Cell present/reset (tlA + tAL + tPR)                                     |     | 12   |     | 15   |      | 20   | ns   |
| tAW    | Asynch. preset/reset pulse width                                                         | 8   |      | 8   |      | 8    |      | ns   |
| tRT    | Input to LCC Reg-Type (RT)                                                               |     | 6    |     | 8    |      | 10   | ns   |
| tRTV   | LCC Reg-Type to LCC output register change                                               |     | 1    |     | 1    |      | 2    | ns   |
| tRTC   | Input to Global Cell register-type change (tRT + tRTV)                                   |     | 7    |     | 9    |      | 12   | ns   |
| tRW    | Asynch. Reg-Type pulse width                                                             | 10  |      | 10  |      | 10   |      | ns   |
| tRESET | Power-on reset time for registers in clear state <sup>2</sup>                            |     | 5    |     | 5    |      | 5    | μs   |



### Sequential Timing - Waveforms and Block Diagram



### **Notes**

- 1. Minimum DC input is -0.5V, however inputs may undershoot to -2.0V for periods less than 20ns.
- 2. Test points for Clock and Vcc in tr,tF,tcL,tcH, and treset are referenced at 10% and 90% levels.
- 3. I/O pins are 0V or Vcc.
- 4. Test one output at a time for a duration of less than 1 sec.
- 5. Capacitances are tested on a sample basis.
- Test conditions assume: signal transition times of 5ns or less from the 10% and 90% points, timing reference levels of 1.5V (unless otherwise specified).
- 7. toe is measured from input transition to VREF ±0.1V (See test loads for VREF value). toD is measured from input transition to VOH -0.1Vor VOL
- 8. "System-clock" refers to pin 1 or 13 (2 or 16 PLCC) high speed clocks.
- 9. For T or JK registers in toggle (divide by 2) operation only.
- 10. For combinatorial and async-clock to LCC output delay.
- 11. Icc for a typical application: This parameter is tested with the device programmed as a 10-bit D-type counter.

- 12. Test loads are specified in Section 5 of this Data Book.
- 13. "Async. clock" refers to the clock from the Sum term (OR gate).
- 14. The "LCC" term indicates that the timing parameter is applied to the LCC register. The "IOC" term indicates that the timing parameter is applied to the IOC register. The "LCC/IOC/INC" term indicates that the timing parameter is applied to both the LCC, IOC and INC registers.
- 15. The term "Input" without any reference to another term refers to an (external) input pin.
- 16. The parameter tspl indicates that the PCLK signal to the IOC register is always slower than the data from the pin or input by the absolute value of (tsk-tpk-tia). This means that no set-up time for the data from the pin or input is required, i.e. the external data and clock can be sent to the device simultaneously. Additionally, the data from the pin must remain stable for the time, i.e. to wait for the PCLK signal to arrive at the IOC register.
- 17. Typical (typ) Icc is measured at Ta =25°C, Freq = 25MHz, Vcc =5V.



## **Ordering Information**

| Part Number  | Speed    | Temperature | Package |
|--------------|----------|-------------|---------|
| PA7024P-15   |          |             | P24     |
| PA7024J-15   | 10/15ns  | С           | J28     |
| PA7024JN-15  | 10/1508  | C           | JN28    |
| PA7024S-15   |          |             | S24     |
| PA7024P-20   |          |             | P24     |
| PA7024J-20   | 13/20ns  | С           | J28     |
| PA7024JN-20  | 13/20118 | C           | JN28    |
| PA7024S-20   |          |             | S24     |
| PA7024PI-25  | 17/25ns  | I           | P24     |
| PA7024JI-25  | 17/25ns  | I           | J28     |
| PA7024JNI-25 | 17/25ns  | I           | JN28    |
| PA7024SI-25  | 17/25ns  | I           | S24     |



# Copyright © Each Manufacturing Company.

All Datasheets cannot be modified without permission.

This datasheet has been download from:

www.AllDataSheet.com

100% Free DataSheet Search Site.

Free Download.

No Register.

Fast Search System.

www.AllDataSheet.com