#### **PRELIMINARY** December 1990 # PC16553 # Dual Universal Asynchronous Receiver/Transmitter with FIFOs plus High Performance Parallel Interface† # **General Description** The PC16553 integrates two CMOS NS16550AF UARTs with a bidirectional parallel interface into a single IC. The serial ports are compatible with all existing software written for the INS8250A, NS16450, NS16C450 and NS16550AF. The parallel port is compatible with all existing software written for the IBM® PC®, XT®, AT®, PS/2® and Centronics parallel ports. The serial ports can operate with on-chip transmitter and receiver FIFOs (FIFO mode) to relieve the CPU of excessive software overhead. In FIFO mode each channel is capable of buffering 16 bytes (plus 3 bits of error data per byte in the RCVR FIFO) of data in both the transmitter and receiver. All the FIFO control logic is on-chip to minimize system overhead and maximize system efficiency. Signalling for DMA transfers to and from the FIFOs is done through two pins per channel (TXRDY and RXRDY). The RXRDY function is multiplexed on one pin with the OUT2 and BAUDOUT functions. The CPU can select these functions through a new UART register (Alternate Function Register). Each UART channel includes one programmable baud rate generator capable of dividing the clock input by divisors of 1 to $(2^{16}-1)$ , and producing a 16 $\times$ clock for driving the internal logic of both the receiver and transmitter sections. Both channels have complete MODEM control capability and a processor interrupt system. The parallel port can operate in the AT parallel port compatible mode, extended (bidirectional) mode or high performance FIFO mode. In the compatible and extended mode, there are three accessable registers, two of which provide status and control for the data register. The CPU can transfer data through this register in both directions by control of the POS Mode Pin, a bit in the Control register and the RD and WR signals. All of the signals required by PC and Centronics printers to transfer data and monitor printer status are provided. FIFO enable software commands activate the parallel port FIFO mode. In this mode, an on-chip, 16-byte bidirectional FIFO together with automatic handshaking allows multiple byte transfers without the CPU needing to effect each transfer. A write to the compatible mode Status Register bit 0 enables an additional register (High Performance register) which contains control and status bits for the FIFO mode. #### **Features** - Dual UART capable of interfacing with existing INS8250A, NS16450 and NS16550AF software - Capable of interfacing with all PC, PS/2 and Centronics parallel port software - High current drivers that meet or exceed all MicroChannel and PS/2 parallel port drive current requirements - Provides all control and status pins for a complete PC, PS/2 and Centronics parallel port interface - 84 ns read and write cycle time - After reset, all UART registers are identical to the 16450 register set - In the UART FIFO mode both channels' transmitter and receiver are buffered with 16-byte FIFOs to reduce the number of interrupts presented to the CPU - In the parallel port FIFO mode, the data register is replaced by a 16-byte, bidirectional FIFO and automatic handshaking - Adds or deletes asynchronous communication bits (start, stop, and parity) to or from the serial data - Independently controlled transmit, receive, line status, and data set interrupts - Programmable divide-by-13 clock input - Programmable baud generators divide any input clock by 1 to (2<sup>16</sup> - 1) and generate the 16 × clock - MODEM control functions (CTS, RTS, DSR, DTR, RI, and DCD) - Programmable transmission enable/disable by CTS - Fully programmable serial-interface characteristics: - 5-, 6-, 7-, or 8-bit characters - Even, odd, or no-parity bit generation and detection - 1-, 11/2-, or 2-stop bit generation - Baud generation (DC to 1.5M baud) with 16 × clock - False start bit detection - Line break generation and detection - Loopback controls for communications link fault isolation - Break, parity, overrun, framing error simulation - Full prioritized interrupt system controls - Capable of DMA service of high performance parallel port and serial port FIFOs - Parallel port interrupt generated by DMA TC signal - Individual UART and parallel port resets available - Fabricated using National Semiconductor's advanced M2CMOS †Note: This part is patented. 找。PDF TEIFS TATE® is a registered trademark of National Semiconductor Corporation. M2CMOS™ is a trademark of National Semiconductor Corporation. IBM® PC®, XT®, AT®, PS/2® are registered trademarks of International Business Machines Corporation. ### **Table of Contents** #### 1.0 ABSOLUTE MAXIMUM RATINGS #### 2.0 DC ELECTRICAL CHARACTERISTICS #### 3.0 AC ELECTRICAL CHARACTERISTICS - 3.1 CPU Interface - 3.2 Serial Interface - 3.3 Parallel Interface #### 4.0 TIMING WAVEFORMS - 4.1 CPU Interface - 4.2 Serial Interface - 4.3 Parallel Interface #### **5.0 BLOCK DIAGRAMS** #### **6.0 PIN DESCRIPTIONS** #### 7.0 CONNECTION DIAGRAM #### **8.0 UART REGISTERS** - 8.1 Line Control Register - 8.2 Typical Clock Circuits - 8.3 Programmable Baud Generator - 8.4 Line Status Register #### 8.0 UART REGISTERS (Continued) - 8.5 FIFO Control Register - 8.6 Interrupt Identification Register - 8.7 Interrupt Enable Register - 8.8 Modem Control Register - 8.9 Modem Status Register - 8.10 Alternate Function Register - 8.11 Scratchpad Register #### 9.0 FIFO MODE OPERATION - 9.1 FIFO Interrupt Operation - 9.2 FIFO Polled Operation ### 10.0 BIDIRECTIONAL PARALLEL PORT INTERFACE - 10.1 Data Register - 10.2 Status Register - 10.3 Control Register - 10.4 Performance Register and the High Performance Mode - 10.5 Operation Flowcharts #### 11.0 ORDERING INFORMATION #### 12.0 PHYSICAL DIMENSIONS # **Basic Configuration** TL/C/10463-1 # 1.0 Absolute Maximum Ratings If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications. Temperature under Bias 0°C to +70°C Storage Temperature $-65^{\circ}$ C to $+150^{\circ}$ C All Input or Output Voltages - with Respect to V<sub>SS</sub> -0.5V to +7.0V **Power Dissipation** 1W # Note: Maximum ratings indicate limits beyond which permanent damage may occur. Continuous operation at these limits is not intended and should be limited to those conditions specified under DC electrical characteristics. #### 2.0 DC Electrical Characteristics $T_A = 0$ °C to +70°C, $V_{DD} = +5V \pm 10$ %, $V_{SS} = 0$ V, unless otherwise specified | Symbol | Parameter | | Min | Max | Units | | |----------------------|---------------------------------|-------------------------------------------------------------------------------------------------------------------|-----------------------------------------|------|-------|----------| | V <sub>1L</sub> | Input Low Voltage | | | -0.5 | 0.8 | <b>V</b> | | V <sub>IH</sub> | Input High Voltage | | | 2 | Vcc | V | | V <sub>OL</sub> | Output Low Voltage | 1.6 mA | All Outputs except | | 0.4 | ٧ | | V <sub>OH</sub> | Output High Voltage | −1.0 mA | Notes 1, 2, 3 | 2.4 | | V | | V <sub>OL</sub> | Output Low Voltage | I <sub>OL</sub> = 24 mA | (Note 1) | | 0.4 | ٧ | | V <sub>OH</sub> | Output High Voltage | I <sub>OH</sub> = 15 r | nA (Note 1) | 2.4 | | ٧ | | V <sub>OL</sub> | Output Low Voltage | I <sub>OL</sub> = 20 mA | (Note 2) | | 0.4 | ٧ | | VoH | Output High Voltage | l <sub>OH</sub> = -1 m | A (Note 2) | 2.4 | | V | | V <sub>OL</sub> | Output Low Voltage | I <sub>OL</sub> = 24 mA | (Note 3) | | 0.4 | V | | V <sub>OH</sub> | Output High Voltage | $I_{OH} = -4 \text{ m}$ | A (Note 3) | 2.4 | | V | | I <sub>CC</sub> (AV) | Average Power Supply<br>Current | V <sub>DD</sub> = 5.5V<br>No Loads on<br>CS, RD, WR,<br>CTS, RI = 2'<br>All Other Inpu<br>CLK = 24 M<br>DIVISOR = | SIN, DSR, DCD,<br>V<br>uts = 0.8V<br>Hz | | 40 | mA | | I <sub>IL</sub> | Input Leakage | $V_{DD} = 5.5V$ , | V <sub>SS</sub> = 0V | | ± 10 | μА | | loz | TRI-STATE Leakage | V <sub>DD</sub> = 5.5V,<br>V <sub>OUT</sub> = 0V,<br>1) Chip Des<br>2) WRITE M<br>Chip Sele | 5.5V<br>elected or<br>lode, | | ± 20 | μА | | VILMR | MR Schmitt V <sub>IL</sub> | | | | 0.8 | ٧ | | VIHMR | MR Schmitt V <sub>IH</sub> | | | 2 | | V | Note 1: This is the maximum current for the data (PD0-PD7) and interrupt (INT1, INT2, INTP) pins. Note 2: This is the maximum current for the control (STB, AFD, INIT, SLIN) pins. These are open collector drivers and require 4.7 kΩ external pull-up resistors. Note 3: This is the maximum current for the CPU data bus pins (D0-D7) Note 4: T<sub>A</sub> = 25°C # Capacitance $T_A = 25^{\circ}C$ , $V_{DD} = V_{SS} = 0V$ | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |------------------|--------------------------|------------------------------------------------|-----|-----|-----|-------| | C <sub>IN</sub> | Input Capacitance | | | 5 | 7 | pF | | C <sub>OUT</sub> | Output Capacitance | f <sub>C</sub> = 1 MHz | | 6 | 8 | ρF | | C <sub>I/O</sub> | Input/Output Capacitance | Unmeasured Pins<br>Returned to V <sub>SS</sub> | | 10 | 12 | pF | | 3.0 AC Electrical Characteristics | $T_A = 0^{\circ}C \text{ to } + 70^{\circ}C. V_{DD} = +5V + 10\%$ | |-----------------------------------|-------------------------------------------------------------------| |-----------------------------------|-------------------------------------------------------------------| | Symbol | Parameter | Conditions | Min | Max | Units | |------------------|---------------------------------------------------|-----------------------------|-----|----------|-------| | 3.1 CPU IN | TERFACE | | | <b>.</b> | | | t <sub>AR</sub> | RD Delay from Address | | 15 | | ns | | t <sub>AW</sub> | WR Delay from Address | | 15 | | ns | | t <sub>CSH</sub> | CS Hold from MR (Inactive) | | 0 | | ns | | tDH | Data Hold Time | | 5 | | ns | | t <sub>DR</sub> | SOUT to MR inactive (Divide-by-13 initialization) | | 15 | | ns | | t <sub>DS</sub> | Data Setup Time | | 15 | | ns | | t <sub>HZ</sub> | RD to Floating Data Delay | (Note 1) | 10 | 20 | ns | | t <sub>MR</sub> | Master Reset Pulse Width | | 500 | | ns | | t <sub>RA</sub> | Address Hold Time from RD | | 0 | | ns | | t <sub>RC</sub> | Read Cycle Update | | 29 | | ns | | t <sub>RD</sub> | RD Strobe Width | | 40 | | ns | | t <sub>RES</sub> | CS Setup to Active MR | | 15 | | ns | | t <sub>RVD</sub> | Delay from RD to Data | | | 25 | ns | | tSIF | Serial Interrupt Float | | | 33 | ns | | t <sub>WA</sub> | Address Hold Time from WR | | 0 | | ns | | twc | Write Cycle Update | | 29 | | ns | | t <sub>WR</sub> | WR Strobe Width | | 40 | | ns | | t <sub>CH</sub> | Duration of Clock High Pulse | External Clock (24 MHz Max) | 17 | | ns | | t <sub>CL</sub> | Duration of Clock Low Pulse | External Clock (24 MHz Max) | 17 | | ns | | RC | Read Cycle = $t_{AR} + t_{RD} + t_{RC}$ | | 84 | | ns | | wc | Write Cycle = $t_{AW} + t_{WR} + t_{WC}$ | | 84 | | ns | # 3.2 SERIAL INTERFACE BAUD GENERATOR | N | Baud Divisor | | 1 | 216 – 1 | | |------------------|---------------------------------|------------------|---|---------|----| | t <sub>BHD</sub> | Baud Output Positive Edge Delay | CLK = 24 MHz, ÷2 | | 45 | ns | | t <sub>BLD</sub> | Baud Output Negative Edge Delay | CLK = 24 MHz, ÷2 | | 45 | ns | Note 1: Charge and discharge time is determined by $V_{OL}$ , $V_{OH}$ and the external loading. Note 2: All AC timings can be met with current loads that don't exceed 3.2 mA or $-80~\mu\text{A}$ at 100 pF capacitive loading. Note 3: For capacitive loads that exceed 100 pF the following typical derating factors should be used: 100 PF < CL $\leq$ 150 pF t = (0.1 ns/pF) (CL - 100 pF) 150 PF $\,\leq\, C_L \,\leq\,$ 200 pF $t\,=\,$ (0.08 ns/pF) (C\_L $\,\sim\,$ 100 pF) and $t\,=\,$ (0.5 ns/mA) (I\_SINK mA) or $t = -(0.5 \text{ ns/mA}) (I_{\text{SOURCE}} \text{ mA})$ $I_{SOURCE}$ is always negative, $I_{SINK}~\leq~4.8$ mA, $I_{SOURCE}~\leq~-120~\mu\text{A},~C_L~\leq~250~pF$ # **AC Testing Load Circuit** | Symbol | Parameter | Conditions | Min | Max | Units | |-------------------|---------------------------------------------------------------|------------|-----|-----|-------------------| | CEIVER | | | | | | | t <sub>RAI</sub> | Delay from Active Edge of RD to Reset Interrupt | | | 78 | ns | | <sup>t</sup> RINT | Delay from Inactive Edge of RD<br>(RD LSR) to Reset Interrupt | | | 40 | ns | | t <sub>RXI</sub> | Delay from READ to RXRDY Inactive | | | 55 | ns | | tsint | Delay from Stop to Set Interrupt | (Note 1) | | 2 | BAUDOUT<br>Cycles | | ANSMITTER | | | | | | | t <sub>ETS</sub> | Enable Transmitter to Start Bit | | 16 | 24 | BAUDOUT<br>Cycles | | t <sub>HR</sub> | Delay from WR (WR THR) to Reset Interrupt | | | 40 | ns | | t <sub>IR</sub> | Delay from RD (RD IIR) to Reset Interrupt (THRE) | | | 40 | ns | | t <sub>IRS</sub> | Delay from Initial INTR Reset<br>to Transmit Start | | 8 | 24 | BAUDOUT<br>Cycles | | t <sub>Si</sub> | Delay from Initial Write to Interrupt | (Note 2) | 16 | 24 | BAUDOUT<br>Cycles | | t <sub>STI</sub> | Delay from Start to Interrupt (THRE) | (Note 2) | | 8 | BAUDOUT<br>Cycles | | t <sub>SXA</sub> | Delay from Start to TXRDY Active | | | 8 | BAUDOUT<br>Cycles | | t <sub>WXI</sub> | Delay from Write to TXRDY Inactive | | | 25 | ns | | DDEM CONTR | łOL | | | | | | t <sub>MDO</sub> | t <sub>MDO</sub> Delay from WR (WR MCR) to Output | | | 40 | ns | | t <sub>RIM</sub> | Delay to Reset Interrupt from RD (RD MSR) | | | 78 | ns | | tSIM | Delay to Set Interrupt from MODEM Input | | | 40 | ns | Note 1: In the FIFO mode (FCR0 = 1) the trigger level interrupts, the receiver data available indication, the active RXRDY indication and the overrun error indication will be delayed 3 RCLKs. Status indicators (PE, FE, BI) will be delayed 3 RCLKs after the first byte has been received. For subsequently received bytes these indicators will be updated immediately after RDRBR goes inactive. Timeout interrupt is delayed 8 RCLKs. Note 2: This delay will be lengthened by 1 character time, minus the last stop bit time if the transmitter interrupt delay circuit is active. (See FIFO Interrupt Mode Operation.) | Symbol | Parameter | Conditions | Min | Max | Units | |--------------------|----------------------------------------------------------------------------------|------------|----------|-----|-------| | .3 PARALLE | LINTERFACE | | <u> </u> | · | | | t <sub>AA</sub> | Inactive ACK to Active ACK | | 10 | | ns | | t <sub>AD</sub> | ACK Valid to Data | | | 25 | ns | | t <sub>AID</sub> | ACK Inactive to Data | | 15 | | ns | | t <sub>AK</sub> | ACK Strobe Width (Input) | | 40 | | ns | | t <sub>DZ</sub> | Inactive ACK to Inactive Port Data (Data Hold) | | 0 | | ns | | <sup>t</sup> INTP | ACK to Interrupt Active | | | 33 | ns | | t <sub>PDH</sub> | Port Data Hold | | 500 | | ns | | t <sub>PDRQ</sub> | ACK of Last Byte in FIFO to PDRQ Assertion | | | 50 | ns | | t <sub>PDS</sub> | Port Data Setup | | 500 | | ns | | t <sub>PHR</sub> | Write of First FIFO Byte to INTP Deassertion | | | 40 | ns | | tpl | Port Interrupt | | 33 | | ns | | t <sub>PIF</sub> | Port Interrupt Float | | | 33 | ns | | t <sub>PRAI</sub> | Leading Edge of RD of Byte Dropping FIFO Level Below Trigger to INTP Deassertion | | | 78 | ns | | t <sub>PRXI</sub> | Leading Edge of Final FIFO Read to PDRQ Deassertion | | | 55 | ns | | tps | Port Setup | | 10 | | ns | | t <sub>PWXI</sub> | Write Strobe of 16th FIFO Byte to PDRQ Deassertion | | | 25 | ns | | t <sub>RDRQ</sub> | ACK Strobe of Trigger Level Byte (14th) to PDRQ Assertion | | | 50 | ns | | t <sub>SA</sub> | SLIN Active to ACK Active | | 0 | | ns | | tslD | ACK Strobe of Byte which Fills Input FIFO to SLIN Deassertion | | | 33 | ns | | tSLN | Leading Edge of RD of Last Byte in FIFO to SLIN Assertion | | | 33 | ns | | tSTINT | Status Input Active Edge to INTP Assertion | | | 33 | ns | | tsw | Strobe Width | | 500 | | ns | | t <sub>TCH</sub> | TC Hold from CSP Deassertion | | 0 | | ns | | t <sub>TCINT</sub> | Acknowledge of Last Byte in FIFO (after TC) to INTP | | | 33 | ns | | t <sub>TCS</sub> | TC Setup to CSP Deassertion | | 15 | | ns | TC to PDRQ and SLIN Deassertion and INTP Assertion Read of Performance Register to INTP Deassertion TC to PDRQ Deassertion Write to Control Pin Update tsic two two two #### **AC Test Points** 33 33 33 33 ns ns ns ns TL/C/10463-3 Note 1: The 2.4V and 0.4V levels are the voltages that the inputs are driven to during AC testing. Note 2: The 2.0V and 0.8V levels are the voltages at which the timing tests are made. #### 4.1 CPU INTERFACE TL/C/10463-37 #### Read Cycle (Serial and Parallel Port Registers) TL/C/10463-5 #### Write Cycle (Serial and Parallel Port Registers) TL/C/10463-6 #### **4.2 SERIAL INTERFACE** #### Serial Interrupt Enable TL/C/10463-7 #### **Receiver Timing** #### NS16450 MODE: TL/C/10463-10 Note 1: See Write Cycle Timing. Note 2: See Read Cycle Timing. TL/C/10463-11 Note 1: See Write Cycle Timing. Note 2: See Read Cycle Timing. #### RCVR FIFO Bytes Other than the First Byte (RDR Is Already Set) TL/C/10463-13 TL/C/10463~14 Note 1: This is the reading of the last byte in the FIFO. Note 2: If FCR0 = 1, then $t_{SINT}$ = 3 RCLKs. For a timeout interrupt, $t_{SINT}$ = 8 RCLKs. #### Receiver Ready FCR0 = 1 and FCR3 = 1 (Mode 1) TL/C/10463-15 Note 1: This is the reading of the last byte in the FIFO. Note 2: If FCR0 = 1, $t_{SINT}$ = 3 RCLKs. #### Transmitter Ready FCR0 = 0 or FCR0 = 1 and FCR3 = 0 (Mode 0) TL/C/10463-16 #### Transmitter Ready FCR0 = 1 and FCR3 = 1 (Mode 1) TL/C/10463-17 #### CTS Auto Enable/Disable TL/C/10463-18 #### 4.3 PARALLEL INTERFACE TIMING #### **Parallel Port Status and Control Timing** TL/C/10463-19 #### **Compatible and Extended Mode Interrupt Timing** ### High Performance Write to a Peripheral TL/C/10463-23 #### High Performance Read from a Peripheral TL/C/10463-24 # High Performance Mode System CPU and DMA Transfer Timing (Output Direction) TL/C/10463-38 ### High Performance Mode System DMA and CPU Transfer Timing (Input Direction) TL/C/10463-39 Note 1: This FIFO read drops the data below the 14-byte trigger level. Note 2: This FIFO read empties the FIFO. #### High Performance Mode DMA End of Transfer Timing (Output Direction) ### High Performance Mode DMA End of Transfer Timing (Input Direction) TL/C/10463-41 #### **High Performance Mode Status Interrupts** TL/C/10463-42 ### 5.0 Block Diagram of a Single Serial Channel (Continued) TL/C/10463-26 Note: The Performance Register and 16-byte FIFO are additional programmable features to the standard PC, PS/2 and Centronics parallel port. # 6.0 Pin Descriptions The following describes the function of all pins. Some of these descriptions reference internal circuits. In the following descriptions, a low represents a logic 0 (0V nominal) and a high represents a logic 1 (+2.4V nominal). A0, A1, A2 (Register Select), Pins 35, 34, 33: Address signals connected to these 3 inputs select a register for the CPU to read from or write to during data transfer. Tables II and VIII show the registers and their addresses. Note that the state of the Divisor Latch Access Bit (DLAB), which is the most significant bit of the Line Control Register, affects the selection of certain UART registers. The DLAB must be set high by the system software to access the Baud Generator Divisor Latches and the Alternate Function Register. ACK (Acknowledge), Pin 68: This input is set low by the printer to indicate that it has received data. **AFD** (Automatic Feed XT), Pin 56: When this output is low the printer should automatically line feed after each line printed. This pin requires an external pull-up resistor (4.7 kΩ is recommended). **BUSY** (Printer Busy), Pin 66: This input is set high by the printer when it can't accept another character. CLK (External Clock Input), Pin 4: This input accepts the offchip clock signal that is used to drive the baud rate generator and the high performance parallel port control logic. Any clock frequency from DC to 24 MHz may be used for the serial port baud generators, but if the high performance parallel port is to be used, the CLK input must be driven at 24 MHz. This insures that the parallel port FIFO timeout period is 4.4 ms and the data-out strobe (STB) lasts for 500 ns. **CSP** (Chip Select-Parallel Port), Pin 38: When this input is low, the parallel port is selected and will respond to the A1, A0, RD and WR signals. Valid chip selects should stabilize according to the t<sub>AW</sub> parameter. $\overline{\text{CS1}},$ $\overline{\text{CS2}}$ (Chip Select-Serial Port), Pins 32, 3: When this input is low, the serial port is selected and will respond to the A2, A1, A0, $\overline{\text{RD}}$ and $\overline{\text{WR}}$ signals. Valid chip selects should stabilize according to the $t_{AW}$ parameter. CTS1, CTS2 (Clear to Send), Pins 28, 13: When low, this input indicates that the MODEM or data set is ready to exchange data. The CTS signal is a MODEM status input whose condition the CPU can test by reading bit 4 (CTS) of the MODEM Status Register. Bit 4 is the complement of the CTS signal. CTS can be programmed via the Alternate Function Register Bit 3 to automatically enable and disable serial transmission. If AFR Bit 3 = 0, CTS has no effect on serial transmission. Bit 0 (DCTS) of the MODEM Status Register indicates whether the CTS input has changed state since the previous reading of the MODEM Status Register. Note: Whenever the CTS bit of the MODEM Status Register changes state, an interrupt is generated if the MODEM Status Interrupt is enabled. $D_0-D_7$ (Data Bus), Pins 14–21: This bus contains eight TRI-STATE input/output lines. The bus provides bidirectional communications between the UART and the CPU. Data, control words, and status information are transferred via the $D_7-D_0$ Data Bus. The bus pins feature 24 mA drive capability, allowing direct connection to an AT bus. DCD1, DCD2 (Data Carrier Detect), Pins 29, 8: When low, this input indicates that the data carrier has been detected by the MODEM or data set. The DCD signal is a MODEM status input whose condition the CPU can test by reading bit 7 (DCD) of the MODEM Status Register. Bit 7 is the complement of the DCD signal. Bit 3 (DDCD) of the MODEM Status Register indicates whether the DCD input has changed state since the previous reading of the MODEM Status Register. DCD has no effect on the receiver. Note: Whenever the DCD bit of the MODEM Status Register changes state, an interrupt is generated if the MODEM Status Interrupt is enabled. - - #### 6.0 Pin Descriptions (Continued) DSR1, DSR2 (Data Set Ready), Pins 31, 5: When low, this input indicates that the MODEM or data set is ready to establish the communications link with the UART. The DSR signal is a MODEM status input whose condition the CPU can test by reading bit 5 (DSR) of the MODEM Status Register. Bit 5 is the complement of the DSR signal. Bit 1 (DDSR) of the MODEM Status Register indicates whether the DSR input has changed state since the previous reading of the MODEM Status Register. Note: Whenever the DSR bit of the MODEM Status Register changes state, an interrupt is generated if the MODEM Status Interrupt is enabled. DTR1, DTR2 (Data Terminal Ready), Pins 25, 11: When low, this output indicates to the MODEM or data set that the UART is ready to establish a communications link. The DTR output signal can be set to an active low by programming bit 0 (DTR) of the MODEM Control Register to a high level. A Master Reset operation sets this signal to its inactive (high) state. Loop mode operation holds this signal in its inactive state. **ERR** (Error), Pin 63: This input is set low by the printer when it has detected an error. **INIT** (Initialize), Pin 57: This output initializes the printer when it is low. This pin requires an external pull-up resistor (4.7 k $\Omega$ is recommended). INTP (Parallel Port Interrupt), Pin 59: This active low, TRI-STATE output signals a parallel port interrupt. The signal is enabled by setting Control Register Bit 4 or by entering the High Performance mode. However, enabling the signal does not cause it to leave the TRI-STATE condition. There must also be an active interrupt condition present in the parallel interface. In the Compatible and Extended modes, the pin will change from a TRI-STATE condition to active low on the rising edge of the $\overline{ACK}$ input. See Section 10 for description of the High Performance mode operation. In all cases, the interrupt is reset to a TRI-STATE condition after the appropriate interrupt service, clearing CTR4, clearing PFR0 (High Performance mode) or Parallel port Reset. INT1, INT2 (Serial Port Interrupt), Pins 45, 60: This active low TRI-STATE output signals a serial interrupt. This pin is asserted if a serial interrupt is enabled, the appropriate interrupt condition exists AND the pin is enabled by the OUT 2 bit (MCR bit 3). The serial interrupts are enabled by setting the appropriate bits in the Interrupt Enable Register (IER). Interrupt conditions include: Receiver Error Flag set, Receiver Data Available, Timeout, Transmitter Empty and Modem Status set. The OUT 2 bit enables/disables the pin according to Table VII in Section 8.10. This pin is in a TRI-STATE condition if there are no active or enabled interrupts and OUT2 has disabled the pin. MF1, MF2 (Multi-Function), Pins 9, 61: This output can be programmed for any one of three signal functions OUT 2, BAUDOUT or RXRDY. Bits 2 and 1 of the Alternate Function Register select which output signal will be present on this pin. OUT 2 is the default signal and it is selected immediately after master reset. OUT 2 can also be selected by programming bits 2 and 1 of the AFR to 00 or 11. If AFR2,1 = 0,0 or 0,1 or 1,0, the OUT 2 bit enables the serial interrupt pin (INT1 or INT2) when it is set to 1. If OUT 2 is 0, the associated interrupt pin is forced to a TRI-STATE condition. If AFR2,1 = 1,1, the OUT 2 bit has no affect on the interrupt pins but it is still present on MF. The OUT 2 signal can be set active low by programming bit 3 (OUT 2) of the associated channel's MODEM Control Register to a 1. A Master Reset operation sets this signal to its inactive (high) state. Loop Mode holds this signal in its inactive state. The $\overline{\text{BAUDOUT}}$ signal is the 16 $\times$ clock output that drives the transmitter and receiver logic of the associated serial channel. This signal is the result of the main reference oscillator frequency divided by the value in the Division Latch Registers. The $\overline{\text{BAUDOUT}}$ signal for each channel is internally connected to provide the receiver clock (formerly RCLK on the NS16550AF). The RXRDY signal can be used to request a DMA transfer of data from the RCVR FIFO. Details regarding the active and inactive states of this signal are given in Section 8.5, Bit 3. MR (Master Reset), Pin 39: This active low input is decoded with the UART and parallel port chip selects (CSI, CS2 and CSP) to generate either individual block resets or a full chip reset. If all chip selects are inactive, the MR pin acts as a Master Reset and resets the entire chip. Individual resets are generated by asserting the chip select for the functional block to be reset. See Table I for reset decode and see Table V and Section 10 for register and output signal values upon reset. This input is buffered with a TTL-compatible Schmitt Trigger. **PD0-PD7** (Port Data), Pins 53-46: These bidirectional pins transfer data to and from the peripheral data bus. Table IX describes the inputs that control their direction. These pins have high current drive capability (see DC Electrical Characteristics). PDRQ (Parallel Port DMA Request), Pin 44: The High Performance mode parallel port request for DMA service is available on this pin. With the port programmed for the output direction, PDRQ is asserted when the output FIFO is empty. It is deasserted when the FIFO is filled, TC is asserted or an error condition is detected. With the port programmed for the input mode, PDRQ is asserted when a trigger level of 14 bytes is reached in the input FIFO. It is deasserted when the FIFO is emptied, TC is asserted, transfer error or timeout occurs. **PE** (Paper End), Pin 67: This input is set high by the printer when it is out of paper. POS (POS Mode), Pin 1: This input determines the parallel port mode. A high signal on this pin selects the Extended or Performance Mode (this mode allows the parallel port to be bidirectional). A low signal on this pin selects the Compatible Mode. This mode provides compatibility for AT parallel port software. **RD** (Read), Pin 37: When this input is low while the chip is selected, the CPU can read status information or data from the selected serial or parallel port register. RI1, RI2 (Ring Indicator), Pins 30, 6: When low, this input indicates that a telephone ringing signal has been received by the MODEM or data set. The RI signal is a MODEM status input whose condition the CPU can test by reading bit 6 (RI) of the MODEM Status Register. Bit 6 is the complement of the RI signal. Bit 2 (TERI) of the MODEM Status Register indicates whether the RI input signal has changed from a low to a high state since the previous reading of the MODEM Status Register. Note: Whenever the RI bit of the MODEM Status Register changes from a high to a low state, an interrupt is generated if the MODEM Status Interrupt is enabled. #### 6.0 Pin Descriptions (Continued) RTS1, RTS2 (Request to Send), Pins 24, 12: When low, this output indicates to the MODEM or data set that the UART is ready to exchange data. The RTS output signal can be set to an active low by programming bit 1 (RTS) of the MODEM Control Register. A Master Reset operation sets this signal to its inactive (high) state. Loop mode operation holds this signal in its inactive state. **SIN1, SIN2** (Serial Input), Pins 41, 62: This input receives serial data from the communications link (peripheral device, MODEM, or data set). In loop mode operation, data input on this pin is disabled. **SLCT** (Select), Pin 65: This input is set high by the printer when it is selected. **SLIN** (Select Input), Pin 58: This output selects the printer when it is low. This pin requires an external pull-up resistor $(4.7 \text{ k}\Omega)$ is recommended). **SOUT1, SOUT2** (Serial Output), Pins 26, 10: This output sends composite serial data output to the communications link (peripheral, MODEM or data set). The SOUT signal is set to the Marking (logic 1) state upon a Master Reset operation, when the transmitter is empty or when in Loop mode. **TABLE I. Reset Decode** | MR | CS1 | CS2 | CSP | Block Reset | |----|-----|-----|-----|------------------------| | 0 | 1 | 1 | 1 | All | | 0 | 1 | 1 | 0 | Parallel Port | | 0 | 1 | 0 | 1 | UART 2 | | 0 | 1 | 0 | 0 | UART 2 & Parallel Port | | 0 | 0 | 1 | 1 | UART 1 | | 0 | 0 | 1 | 0 | UART 1 & Parallel Port | | 0 | 0 | 0 | 1 | UART 1 & UART 2 | | 0 | 0 | 0 | 0 | All | | 1 | × | Х | X | None | Note: See Section 4.1 for specified timing The SOUT pin also programs the state of the Alternate Function Register bit 4 during reset. AFR4 enables/disables a divide-by-13 circuit between the CLK input and the serial port baud generators. A pull up on this pin will enable the divider circuit and a pull down will disable it. The SOUT pin must have a pull up or pull down. See Section 8.3—Serial Baud Generators for description of divider function. $\overline{\textbf{STB}}$ (Data Strobe), Pin 55: This output indicates to the peripheral that the data at the parallel port is valid. This pin requires an external pull-up resistor (4.7 k $\Omega$ is recommended). TC (Terminal Count), Pin 7: This input indicates the termination of a DMA transfer to the High Performance Parallel port. An interrupt is generated and the High Performance mode is automatically disabled. The PC16553 qualifies a general system Terminal Count with the CSP input. This insures that only the TC directed to the PC16553 will be recognized. TXRDY1, TXRDY2 (Transmitter Ready), Pins 22, 42: Transmitter DMA signalling is available through this output pin. When operating in the FIFO mode, the CPU selects one of two types of DMA transfer via FCR3. When operating as in the NS16450 Mode, only DMA mode 0 is allowed. Mode 0 supports single transfer DMA where a transfer is made between CPU bus cycles. Mode 1 supports multi-transfer DMA where multiple transfers are made continuously until the XMIT FIFO has been filled. Details regarding the active and inactive states of this signal are given in Section 8.5, Bit 3. **V<sub>DD</sub>** (Power), Pins 23, 40, 64: +5V Supply Vss (Ground), Pins 2, 27, 43, 54: 0V Reference **WR** (Write), Pin 36: When this input is low while the chip is selected, the CPU can write control words or data into the selected register. # 7.0 Connection Diagram #### **Chip Carrier Package** **Top View** Order Number PC16553V See NS Package Number V68A TL/C/10463-27 # 8.0 UART Registers **TABLE II. UART Register Addresses** | I ABLE II. UART Hegister Addresses | | | | | | | | | | | | |------------------------------------------------|-----------------------------------------|-------------------------------------------|--------------------------------|--------------------------------------------|-------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|--|--|--|--| | DLAB1 | CS1 | CS2 | A <sub>2</sub> | A <sub>1</sub> | A <sub>0</sub> | Register | | | | | | | 0 | 0 | 1 | 0 | 0 | 0 | Receiver Buffer (Read), | | | | | | | | | | | | | Transmitter Holding | | | | | | | | | | | | | Register (Write) | | | | | | | 0 | 0 | 1 | 0 | 0 | 1 | Interrupt Enable | C | | | | | | 0 | 0 | 1 | 0 | 1 | 0 | Interrupt Identification (Read) | н | | | | | | 0 | 0 | 1 | 0 | 1 | 0 | FIFO Control (Write) | Α | | | | | | Х | 0 | 1 | 0 | 1 | 1 | Line Control | N | | | | | | X | 0 | 1 | 1 | 0 | 0 | MODEM Control | N | | | | | | X | 0 | 1 | 1 | 0 | 1 | Line Status | E | | | | | | Х | 0 | 1 | 1 | 1 | 0 | MODEM Status | L | | | | | | X | 0 | 1 | 1 | 1 | 1 | Scratch | | | | | | | 1 | 0 | 1 | 0 | 0 | 0 | Divisor Latch | 1 | | | | | | | | | | | | (Least Significant Byte) | | | | | | | 1 | 0 | 1 | 0 | 0 | 1 | Divisor Latch | | | | | | | | | | | | | (Most Significant Byte) | | | | | | | | 0 | | | - | | Alternate Function | | | | | | | 1 | U | 1 | 0 | 1 | 0 | Alternate Function | | | | | | | DLAB2 | CS1 | CS2 | A <sub>2</sub> | A <sub>1</sub> | A <sub>0</sub> | Alternate Function Register | | | | | | | | | <b></b> | - | <u> </u> | <u> </u> | Register | | | | | | | DLAB2 | CS1 | CS2 | A <sub>2</sub> | A <sub>1</sub> | A <sub>0</sub> | | | | | | | | DLAB2 | CS1 | CS2 | A <sub>2</sub> | A <sub>1</sub> | A <sub>0</sub> | Register Receiver Buffer (Read), | | | | | | | DLAB2 | CS1 | CS2 | A <sub>2</sub> | A <sub>1</sub> | A <sub>0</sub> | Register Receiver Buffer (Read), Transmitter Holding | С | | | | | | <b>DLAB2</b> 0 | 7<br>1 | <b>CS2</b> | <b>A</b> <sub>2</sub> | <b>A</b> <sub>1</sub> | <b>A</b> <sub>0</sub> | Register Receiver Buffer (Read), Transmitter Holding Register (Write) | Сн | | | | | | 0<br>0 | 1<br>1 | <b>CS2</b> 0 | <b>A</b> <sub>2</sub> 0 | <b>A</b> <sub>1</sub> 0 | <b>A</b> <sub>0</sub> 0 | Register Receiver Buffer (Read), Transmitter Holding Register (Write) Interrupt Enable | - 1 | | | | | | 0<br>0<br>0 | 1<br>1<br>1 | 0<br>0<br>0 | <b>A2</b> 0 0 0 | <b>A</b> <sub>1</sub> 0 0 1 | <b>A</b> <sub>0</sub> 0 1 0 | Register Receiver Buffer (Read), Transmitter Holding Register (Write) Interrupt Enable Interrupt Identification (Read) | н | | | | | | 0<br>0<br>0<br>0<br>0 | 1<br>1<br>1<br>1<br>1 | 0<br>0<br>0<br>0 | <b>A2</b> 0 0 0 0 | <b>A</b> <sub>1</sub> 0 0 1 1 | <b>A</b> <sub>0</sub> 0 1 0 0 | Register Receiver Buffer (Read), Transmitter Holding Register (Write) Interrupt Enable Interrupt Identification (Read) FIFO Control (Write) | H<br>A | | | | | | 0<br>0<br>0<br>0<br>0<br>0<br>X | 1<br>1<br>1<br>1<br>1<br>1 | 0<br>0<br>0<br>0<br>0 | <b>A2</b> 0 0 0 0 0 | <b>A</b> <sub>1</sub> 0 0 1 1 1 1 | <b>A</b> <sub>0</sub> 0 1 0 0 1 | Register Receiver Buffer (Read), Transmitter Holding Register (Write) Interrupt Enable Interrupt Identification (Read) FIFO Control (Write) Line Control | H A N | | | | | | 0<br>0<br>0<br>0<br>0<br>0<br>X<br>X | 1<br>1<br>1<br>1<br>1<br>1<br>1 | 0<br>0<br>0<br>0<br>0 | <b>A2</b> 0 0 0 0 0 1 | <b>A</b> <sub>1</sub> 0 0 1 1 1 0 0 | <b>A</b> <sub>0</sub> 0 1 0 0 1 0 0 | Register Receiver Buffer (Read), Transmitter Holding Register (Write) Interrupt Enable Interrupt Identification (Read) FIFO Control (Write) Line Control MODEM Control | HANN | | | | | | 0<br>0<br>0<br>0<br>0<br>0<br>X<br>X | 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | 0<br>0<br>0<br>0<br>0<br>0 | <b>A2</b> 0 0 0 0 0 1 1 | A <sub>1</sub> 0 0 1 1 0 0 0 | A <sub>0</sub> 0 1 0 1 0 1 1 | Register Receiver Buffer (Read), Transmitter Holding Register (Write) Interrupt Enable Interrupt Identification (Read) FIFO Control (Write) Line Control MODEM Control Line Status | TAZZE | | | | | | 0<br>0<br>0<br>0<br>0<br>0<br>X<br>X<br>X | 1<br>1<br>1<br>1<br>1<br>1<br>1<br>1 | 0<br>0<br>0<br>0<br>0<br>0<br>0 | <b>A2</b> 0 0 0 0 0 1 1 | A <sub>1</sub> 0 0 1 1 0 0 1 1 1 1 0 1 | A <sub>0</sub> 0 1 0 1 0 1 0 1 | Register Receiver Buffer (Read), Transmitter Holding Register (Write) Interrupt Enable Interrupt Identification (Read) FIFO Control (Write) Line Control MODEM Control Line Status MODEM Status | TAZZE | | | | | | 0<br>0<br>0<br>0<br>0<br>0<br>X<br>X<br>X<br>X | 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | 0<br>0<br>0<br>0<br>0<br>0<br>0<br>0 | <b>A2</b> 0 0 0 0 0 1 1 1 | A <sub>1</sub> 0 0 1 1 0 0 1 1 1 1 0 1 1 | A <sub>0</sub> 0 1 0 0 1 0 1 0 1 | Register Receiver Buffer (Read), Transmitter Holding Register (Write) Interrupt Enable Interrupt Identification (Read) FIFO Control (Write) Line Control MODEM Control Line Status MODEM Status Scratch | HAZZEL | | | | | | 0<br>0<br>0<br>0<br>0<br>0<br>X<br>X<br>X<br>X | 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | 0<br>0<br>0<br>0<br>0<br>0<br>0<br>0 | <b>A2</b> 0 0 0 0 0 1 1 1 | A <sub>1</sub> 0 0 1 1 0 0 1 1 1 1 0 1 1 | A <sub>0</sub> 0 1 0 0 1 0 1 0 1 | Register Receiver Buffer (Read), Transmitter Holding Register (Write) Interrupt Enable Interrupt Identification (Read) FIFO Control (Write) Line Control MODEM Control Line Status MODEM Status Scratch Divisor Latch | HAZZEL | | | | | | 0<br>0<br>0<br>0<br>0<br>X<br>X<br>X<br>X<br>X | CS1 1 1 1 1 1 1 1 1 1 1 1 1 | 0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0 | A <sub>2</sub> 0 0 0 0 1 1 1 0 | A <sub>1</sub> 0 0 1 1 0 0 1 1 0 0 0 1 1 0 | A <sub>0</sub> 0 1 0 1 0 1 0 1 0 1 | Register Receiver Buffer (Read), Transmitter Holding Register (Write) Interrupt Enable Interrupt Identification (Read) FIFO Control (Write) Line Control MODEM Control Line Status MODEM Status Scratch Divisor Latch (Least Significant Byte) | HAZZEL | | | | | | | | 2 DLAB=1 | Alternate<br>Function<br>Register | AFR | Concurrent | BAUDOUT<br>Select | RXRDY<br>Select | CTS<br>Auto Enable/<br>Disable | Disable<br>+ 13 Clock | 0 | 0 | 0 | |-----------------------------------------------------|------------------|------------|---------------------------------------------------|-----|-----------------------------------------------------------------|--------------------------------------------------------------------|----------------------------------------------------------|--------------------------------------------------|-----------------------------|----------------------------------------------|--------------------------------|------------------------------------------| | | | 1 DLAB = 1 | Divisor<br>Latch<br>(MS) | DLM | Bit 8 | Bit 9 | Bit 10 | Bit 11 | Bit 12 | Bit 13 | Bit 14 | Bit 15 | | | | 0 DLAB = 1 | Divisor<br>Latch<br>(LS) | DLL | Bit 0 | Bit 1 | Bit 2 | Bit 3 | Bit 4 | Bit 5 | Bit 6 | Bit 7 | | | | 7 | Scratch<br>Reg-<br>ister | SCR | Bit 0 | Bit 1 | Bit 2 | Bit 3 | Bit 4 | Bit 5 | Bit 6 | Bit 7 | | annel | | 9 | MODEM<br>Status<br>Register | MSR | Delta<br>Clear<br>to Send<br>(DCTS) | Delta<br>Data<br>Set<br>Ready<br>(DDSR) | Trailing<br>Edge Ring<br>Indicator<br>(TERI) | Delta<br>Data<br>Carrier<br>Detect<br>(DDCD) | Clear to<br>Send (CTS) | Data<br>Set<br>Ready<br>(DSR) | Ring<br>Indicator<br>(RI) | Data<br>Carrier<br>Detect<br>(DCD) | | Individual Ch | | 2 | Line<br>Status<br>Register | LSR | Data<br>Ready<br>(DR) | Overrun<br>Error<br>(OE) | Parity<br>Error<br>(PE) | Framing<br>Error<br>(FE) | Break<br>Interrupt (BI) | Transmitter<br>Holding<br>Register<br>(THRE) | Transmitter<br>Empty<br>(TEMT) | Error in<br>RCVR<br>FIFO<br>(Note 2) | | mary for an | ddress | 4 | MODEM<br>Control<br>Register | MCR | Data<br>Terminal<br>Ready<br>(DTR) | Request<br>to Send<br>(RTS) | Out 1<br>Bit | Out 2 | Loop | 0 | 0 | 0 | | ILE III. Register Summary for an Individual Channel | Register Address | 3 | Line<br>Control<br>Register | LCR | Word<br>Length<br>Select<br>Bit 0<br>(WLS0) | Word<br>Length<br>Select<br>Bit 1<br>(WLS1) | Number of<br>Stop Bits<br>(STB) | Parity<br>Enable<br>(PEN) | Even Parity<br>Select (EPS) | Stick<br>Parity | Set<br>Break | Divisor<br>Latch<br>Access Bit<br>(DLAB) | | TABLE III | | 2 | FIFO<br>Control<br>Register<br>(Write<br>Only) | FCR | FIFO | RCVR<br>FIFO<br>Reset | XMIT<br>FIFO<br>Reset | DMA<br>Mode<br>Select | Reserved | Reserved | RCVR<br>Trigger<br>(LSB) | RCVR<br>Trigger<br>(MSB) | | | | 7 | Interrupt<br>Ident.<br>Register<br>(Read<br>Only) | Œ | "0" if<br>Interrupt<br>Pending | Interrupt<br>ID<br>Bit | Interrupt<br>ID<br>Bit | Interrupt<br>ID<br>Bit<br>(Note 2) | 0 | 0 | FIFOs<br>Enabled<br>(Note 2) | FIFOs<br>Enabled<br>(Note 2) | | | | 1 DLAB = 0 | interrupt<br>Enable<br>Register | EB | Enable<br>Received<br>Data<br>Available<br>Interrupt<br>(ERDAI) | Enable<br>Transmitter<br>Holding<br>Register<br>Empty<br>Interrupt | Enable<br>Receiver<br>Line Status<br>Interrupt<br>(ELSI) | Enable<br>MODEM<br>Status<br>Interrupt<br>(EMSI) | 0 | 0 | 0 | 0 | | | | 0 DLAB = 0 | Transmitter<br>Holding<br>Register<br>(Write | THR | Data Bit 0 | Data Bit 1 | Data Bit 2 | Data Bit 3 | Data Bit 4 | Data Bit 5 | Data Bit 6 | Data Bit 7 0 FIFOs Enabled (Note 2) | | | | 0 DLAB = 0 | Receiver<br>Buffer<br>Register<br>(Read<br>Only) | RBR | Data Bit 0 (Note 1) | Data Bit 1 | Data Bit 2 | Data Bit 3 | Data Bit 4 | Data Bit 5 | Data Bit 6 | Data Bit 7 | | | | | Bit<br>No. | | 0 | - | 2 | ဇ | 4 | ഹ | ဖ | 2 | Note 1: Bit 0 is the least significant bit. It is the first bit senally transmitted or received. Note 2: These bits are always 0 in the NS16450 Mode. Two identical register sets, one for each channel, are in the PC16553. All register descriptions in this section apply to the register sets in both channels. #### **8.1 LINE CONTROL REGISTER** The system programmer specifies the format of the asynchronous data communications exchange and sets the Divisor Latch Access bit via the Line Control Register (LCR). This is a read and write register. Table III shows the contents of the LCR. Details on each bit follow: Bits 0 and 1: These two bits specify the number of data bits in each transmitted or received serial character. The encoding of bits 0 and 1 is as follows: | Bit 1 | Bit 0 | Data Length | |-------|-------|-------------| | 0 | 0 | 5 Bits | | 0 | 1 | 6 Bits | | 1 | 0 | 7 Bits | | 1 | 1 | 8 Bits | Bit 2: This bit specifies the number of Stop bits transmitted with each serial character. If bit 2 is a logic 0, one Stop bit is generated in the transmitted data. If bit 2 is a logic 1 when a 5-bit data length is selected, one and a half Stop bits are generated. If bit 2 is a logic 1 when either a 6-, 7-, or 8-bit word length is selected, two Stop bits are generated. The receiver checks the first Stop bit only, regardless of the number of Stop bits selected. Bit 3: This bit is the Parity Enable bit. When bit 3 is a logic 1, a Parity bit is generated (transmit data) or checked (receive data) between the last data bit and Stop bit of the serial data. (The Parity bit is used to produce an even or odd number of 1s when the data bits and the Parity bit are summed.) Bit 4: This bit is the Even Parity Select bit. When parity is enabled and bit 4 is a logic 0, an odd number of logic 1s is transmitted or checked in the data word bits and Parity bit. When parity is enabled and bit 4 is a logic 1, an even number of logic 1s is transmitted or checked. **Bit 5:** This bit is the Stick Parity bit. When parity is enabled it is used in conjunction with bit 4 to select Mark or Space Parity. When bits 3, 4 and 5 are logic 1 the Parity bit is transmitted and checked as a logic 0 (Space Parity). If bits 3 and 5 are 1 and bit 4 is a logic 0 then the Parity bit is transmitted and checked as a logic 1 (Mark Parity). If bit 5 is a logic 0 Stick Parity is disabled. **Bit 6:** This bit is the Break Control bit. It causes a break condition to be transmitted to the receiving UART. When it is set to a logic 1, the serial output (SOUT) is forced to the Spacing state (logic 0). The break is disabled by setting bit 6 to a logic 0. The Break Control bit acts only on SOUT and has no effect on the transmitter logic. Note: This feature enables the CPU to alert a terminal in a computer communications system. If the following sequence is followed, no erroneous or extraneous characters will be transmitted because of the break. - 1. Load an all 0s, pad character, in response to THRE. - 2. Set break after the next THRE. - Wait for the transmitter to be idle, (TEMT = 1), and clear break when normal transmission has to be restored. During the break, the Transmitter can be used as a character timer to accurately establish the break duration. Bit 7: This bit is the Divisor Latch Access Bit (DLAB). It must be set high (logic 1) to access the Divisor Latches of the Baud Generator or the Alternate Function Register during a Read or Write operation. It must be set low (logic 0) to access any other register. #### **8.2 TYPICAL CLOCK CIRCUITS** TL/C/10463-29 #### **8.3 PROGRAMMABLE BAUD GENERATOR** The PC16553 contains two independently programmable Baud Generators. Each is capable of taking a common clock input from DC to 24.0 MHz and dividing it by any divisor from 1 to $2^{16}-1$ . The highest input clock frequency recommended with a divisor =1 is 24 MHz. The output frequency of the Baud Generator is $16\times 16$ the baud rate, [divisor \*=(16)]. The output of each Baud Generator drives the transmitter and receiver sections of the associated serial channel. Two 8-bit latches per channel store the divisor in a 16-bit binary format. These Divisor Latches must be loaded during initialization to ensure proper operation of the Baud Generator. Upon loading either of the Divisor Latches, a 16-bit Baud Counter is loaded. Table V provides decimal divisors to use with crystal frequencies of 1.8432 MHz, 3.072 MHz, 18.432 MHz and 24 MHz. For baud rates of 38400 and below, the error obtained is minimal. The accuracy of the desired baud rate is dependent on the crystal frequency chosen. Using a divisor of zero is **not** recommended. To facilitate driving the PC16553 with a 24 MHz oscillator, two independent divide-by-13 circuits are implemented between the CLK input and the serial port baud generators. If the divider circuits are enabled, the baud generators are clocked by an industry standard 1.84 MHz frequency. Disabling the dividers cause the baud generators to be driven by a 24 MHz clock directly, allowing baud rates of up to 1.5M. Bit 4 of the Alternate Function Register enables/disables the divider function. The divider is enabled when AFR4 = 0 and disabled when AFR4 = 1. The bit can be programmed at any time by software. The bit is also hardware programmed during Reset. At the trailing edge of MR. the state of the SOUT pin is sensed and its complement is latched into AFR4. Thus a pull up resistor (4.7k or greater) on the SOUT pin will enable the divide-by-13 circuit and a pull down will disable the circuit. **TABLE IV. UART Reset Configuration** | Register/Signal | Reset Control | Reset State | | | |-----------------------------------|-----------------------|---------------------------------------|--|--| | Interrupt Enable Register | Master Reset | <b>0000</b> 0000 (Note 1) | | | | Interrupt Identification Register | Master Reset | 00 <b>00</b> 0001 | | | | FIFO Control | Master Reset | 0000 0000 | | | | Line Control Register | Master Reset | 0000 0000 | | | | MODEM Control Register | Master Reset | 0000 0000 | | | | Line Status Register | Master Reset | 0110 0000 | | | | MODEM Status Register | Master Reset | XXXX 0000 (Note 2) | | | | Alternate Function Register | Master Reset | 0000 0000 High TRI-STATE TRI-STATE | | | | SOUT | Master Reset | | | | | INT (RCVR Errs) | Read LSR/MR | | | | | INT (RCVR Data Ready) | Read RBR/MR | | | | | INT (THRE) | Read IIR/Write THR/MR | TRI-STATE | | | | INT (Modern Status Changes) | Read MSR/MR | TRI-STATE | | | | OUT 2 | Master Reset | High | | | | RTS | Master Reset | High | | | | DTR | Master Reset | High | | | | RCVR FIFO | MR/FCR1●FCR0/∆FCR0 | All Bits Low | | | | XMIT FIFO | MR/FCR1●FCR0/∆FCR0 | All Bits Low | | | Note 1: Boldface bits are permanently low. Note 2: Bits 7-4 are driven by the input signals. #### **8.4 LINE STATUS REGISTER** This register provides status information to the CPU concerning the data transfer. Table III shows the contents of the Line Status Register. Details on each bit follow: Bit 0: This bit is the receiver Data Ready (DR) indicator. Bit 0 is set to a logic 1 whenever a complete incoming character has been received and transferred into the Receiver Buffer Register or the FIFO. Bit 0 is reset to a logic 0 by reading all of the data in the Receiver Buffer Register or the FIFO. Bit 1: This bit is the Overrun Error (OE) indicator. Bit 1 indicates that the next character received was transferred into the Receiver Buffer Register before the CPU could read the previously received character. This transfer destroys the previous character. The OE indicator is set to a logic 1 during the character stop bit time when the overrun condition exists. It is reset whenever the CPU reads the contents of the Line Status Register. If the FIFO mode data continues to fill the FIFO beyond the trigger level, an overrun error will occur only after the FIFO is full and the next character has been completely received in the shift register. OE is indicated to the CPU as soon as it happens. The character in the shift register can be overwritten, but it is not transferred to the FIFO. Bit 2: This bit is the Parity Error (PE) indicator. Bit 2 indicates that the received data character does not have the correct even or odd parity, as selected by the even-parity-select bit. The PE bit is set to a logic 1 during the character Stop bit time when the character has a parity error. It is reset to a logic 0 whenever the CPU reads the contents of the Line Status Register or when the next character is loaded into the Receiver Buffer Register. In the FIFO mode this error is associated with the particular character in the FIFO it applies to. This error is revealed to the CPU when its associated character is at the top of the FIFO. Bit 3: This bit is the Framing Error (FE) indicator. Bit 3 indicates that the received character did not have a valid Stop bit. The FE bit is set to a logic 1 when the serial channel detects a logic 0 during the first Stop bit time. The FE indicator is reset whenever the CPU reads the contents of the Line Status Register or when the next character is loaded into the Receiver Buffer Register. In the FIFO Mode this error is associated with the particular character in the FIFO it applies to. This error is revealed to the CPU when its associated character is at the top of the FIFO. The serial channel will try to resynchronize after a framing error. To do this it assumes that the framing error was due to the next start bit, so it samples this "start" bit twice and then takes in the "data". Bit 4: This bit is the Break Interrupt (BI) indicator. Bit 4 is set to a logic 1 whenever the received data input is held in the Spacing (logic 0) state for longer than a full word transmission time (that is, the total time of Start bit + data bits + Parity + Stop bits). The BI indicator is reset whenever the CPU reads the contents of the Line Status Register or when the next valid character is loaded into the Receiver Buffer Register. In the FIFO Mode this condition is associated with the particular character in the FIFO it applies to. It is revealed to the CPU when its associated character is at the top of the FIFO. When break occurs only one zero character is loaded into the FIFO. The next character transfer is en- abled after SIN goes to the marking state and receives the next valid start bit. Note: Bits 1 through 4 are the error conditions that produce a Receiver Line Status interrupt whenever any of the corresponding conditions are detected and the interrupt is enabled. Bit 5: This bit is the Transmitter Holding Register Empty (THRE) indicator. In the 16450 mode bit 5 indicates that the associated serial channel is ready to accept a new character for transmission. In addition, this bit causes the UART to issue an interrupt to the CPU when the Transmit Holding Register Empty Interrupt enable is set high. The THRE bit is set to a logic 1 when a character is transferred from the Transmitter Holding Register into the Transmitter Shift Register. The bit is reset to logic 0 concurrently with the loading of the Transmitter Holding Register by the CPU. In the FIFO mode this bit is set when the XMIT FIFO is empty; it is cleared when at least 1 byte is written to the XMIT FIFO. Bit 6: This bit is the Transmitter Empty (TEMT) indicator. Bit 6 is set to a logic 1 whenever the Transmitter Holding Register (THR) and the Transmitter Shift Register (TSR) are both empty. It is reset to a logic 0 whenever either the THR or TSR contains a data character. In the FIFO mode this bit is set to one whenever the transmitter FIFO and shift register are both empty. Bit 7: In the NS16450 Mode this is a 0. In the FIFO Mode LSR7 is set when there is at least one parity error, framing error or break indication in the FIFO. LSR7 is cleared when the CPU reads the LSR, if there are no subsequent errors in the FIFO. Note: The Line Status Register is intended for read operations only. Writing to this register is not recommended as this operation is only used for factory testing. In the FIFO mode the user must load a data byte into the Rx FIFO in order to write to LSR2-4. LSR0 and LSR7 cannot be written to in the FIFO mode. #### **8.5 FIFO CONTROL REGISTER** This is a write only register at the same location as the IIR (the IIR is a read only register). This register is used to enable the FIFOs, clear the FIFOs, set the RCVR FIFO trigger level, and select the type of DMA signalling. **Bit 0:** Writing a 1 to FCR0 enables both the XMIT and RCVR FIFOs. Resetting FCR0 will clear all bytes in both FIFOs. When changing from FIFO Mode to NS16450 Mode and vice versa, data is automatically cleared from the FIFOs. This bit must be a 1 when other FCR bits are written to or they will not be programmed. Bit 1: Writing a 1 to FCR1 clears all bytes in the RCVR FIFO and resets its counter logic to 0. The shift register is not cleared. The 1 that is written to this bit position is self-clearing. Bit 2: Writing a 1 to FCR2 clears all bytes in the XMIT FIFO and resets its counter logic to 0. The shift register is not cleared. The 1 that is written to this bit position is self-clearing. **Bit 3:** Writing a 1 to FCR3 causes RXRDY and TXRDY operations to change from mode 0 to mode 1 if FCR0 = 1. **RXRDY Mode 0:** When in the NS16450 Mode (FCR0 = 0) or in the FIFO Mode (FCR0 = 1, FCR3 = 0) and there is at least 1 character in the RCVR FIFO or RCVR Buffer Register, the $\overline{\text{RXRDY}}$ pin will go low active. Once active the $\overline{\text{RXRDY}}$ pin will go inactive when there are no more characters in the FIFO or Buffer Register. TABLE Va. Baud Rates, Divisors and Crystals (Internal ÷ 13 Disabled) | | 1.8432 MHz Crystal | | 3.072 MHz | : Crystal | 18.432 MHz Crystal | | | |-----------|--------------------------------|---------------|-----------------------------------|---------------|--------------------------------|---------------|--| | Baud Rate | Decimal Divisor for 16 × Clock | Percent Error | Decimal Divisor<br>for 16 × Clock | Percent Error | Decimal Divisor for 16 × Clock | Percent Error | | | 50 | 2304 | _ | 3840 | _ | 23040 | _ | | | 75 | 1536 | _ | 2560 | _ | 15360 | _ | | | 110 | 1047 | 0.026 | 1745 | 0.026 | 10473 | _ | | | 134.5 | 857 | 0.058 | 1428 | 0.034 | 8565 | _ | | | 150 | 768 | _ | 1280 | _ | 7680 | _ | | | 300 | 384 | _ | 640 | _ | 3840 | _ | | | 600 | 192 | | 320 | _ | 1920 | _ | | | 1200 | 96 | _ | 160 | <del></del> | 920 | | | | 1800 | 64 | | 107 | 0.312 | 640 | _ | | | 2000 | 58 | 0.69 | 96 | _ | 576 | ******** | | | 2400 | 48 | _ | 80 | | 480 | _ | | | 3600 | 32 | _ | 53 | 0.628 | 320 | _ | | | 4800 | 24 | _ | 40 | <del>-</del> | 240 | _ | | | 7200 | 16 | | 27 | 1.23 | 160 | _ | | | 9600 | 12 | _ | 20 | _ | 120 | | | | 19200 | 6 | _ | 10 | - | 60 | _ | | | 38400 | 3 | _ | 5 | _ | 30 | _ | | | 56000 | 2 | 2.86 | _ | | 21 | 2.04 | | | 128000 | _ | _ | | _ | 9 | | | Note: For baud rates of 250k, 300k, 375k, 500k, 750k and 1.5M using a 24 MHz crystal causes minimal error. TABLE Vb. 24 MHz Baud Rates, Divisors and Crystals (24 MHz Crystal) | | ÷ 13 En | abled | ÷ 13 Dia | sabled | | |-----------|-----------------------------------|---------------|-----------------------------------|---------------|--| | Baud Rate | Decimal Divisor<br>for 16 × Clock | Percent Error | Decimal Divisor<br>for 16 × Clock | Percent Error | | | 50 | 2304 | 0.1 | 30000 | _ | | | 75 | 1536 | _ | 20000 | _ | | | 110 | 1047 | | 13636 | _ | | | 134.5 | 857 | 0.4 | 11152 | l – | | | 150 | 768 | _ | 10000 | _ | | | 300 | 384 | _ | 5000 | _ | | | 600 | 192 | _ | 2500 | _ | | | 1200 | 96 | _ | 1250 | _ | | | 1800 | 64 | _ | 833 | 0.042 | | | 2000 | 58 | 0.5 | 750 | _ | | | 2400 | 48 | _ | 625 | _ | | | 3600 | 32 | _ | 417 | 0.16 | | | 4800 | 24 | _ | 313 | 0.16 | | | 7200 | 16 | | 208 | 0.16 | | | 9600 | 12 | _ | 156 | 0.16 | | | 19200 | 6 | _ | 78 | 0.16 | | | 38400 | 3 | _ | 39 | 0.16 | | | 56000 | 2 | 3.0 | 27 | 0.79 | | | 128000 | 1 | _ | 12 | 2.34 | | | 250000 | _ | _ | 6 | _ | | | 300000 | <u> </u> | <u> </u> | 5 | _ | | | 375000 | _ | _ | 4 | _ | | | 500000 | _ | _ | 3 | _ | | | 750000 | _ | _ | 2 | <u> </u> | | | 1500000 | _ | _ | 1 | _ | | Note: The percent error for all baud rates except when indicated otherwise is 0.2%. **RXRDY Mode 1:** In the FIFO Mode (FCR0 = 1) when the FCR3 = 1 and the trigger level or the timeout has been reached, the $\overline{RXRDY}$ pin will go low active. Once it is activated it will go inactive when there are no more characters in the FIFO. **TXRDY Mode 0:** In the NS16450 Mode (FCR0 = 0) or in the FIFO Mode (FCR0 = 1, FCR3 = 0) when there are no characters in the XMIT FIFO or XMIT Holding Register, the $\overline{\text{TXRDY}}$ pin will go low active. Once active the $\overline{\text{TXRDY}}$ pin will go inactive after the first character is loaded into the XMIT FIFO or Holding Register. TXRDY Mode 1: In the FIFO Mode (FCR0 = 1, FCR3 = 1) and when there are no characters in the XMIT FIFO, the TXRDY pin will go low active. This pin will become inactive when the XMIT FIFO is completely full. Bit 4, 5: FCR4 to FCR5 are reserved for future use. Bit 6, 7: FCR6 and FCR7 are used to designate the interrupt trigger level. When the number of bytes in the RCVR FIFO equals the designated interrupt trigger level, a Received Data Available Interrupt is activated. This interrupt must be enabled by setting IER0. | FCR | Bits | RCVR FIFO | |-----|------|-----------------------| | 7 | 6 | Trigger Level (Bytes) | | 0 | 0 | 01 | | 0 | 1 | 04 | | 1 | 0 | 08 | | 1 | 1 | 14 | #### **8.6 INTERRUPT IDENTIFICATION REGISTER** In order to provide minimum software overhead during data character transfers, each serial channel of the UART prioritizes interrupts into four levels and records these in the Interrupt Identification Register. The four levels of interrupt conditions in order of priority are Receiver Line Status; Received Data Ready; Transmitter Holding Register Empty; and MODEM Status. When the CPU reads the IIR, the associated UART serial channel freezes all interrupts and indicates the highest priority pending interrupt to the CPU. While this CPU access is occurring, the associated UART serial channel records new interrupts, but does not change its current indication until the access is complete. Table III shows the contents of the IIR. Details on each bit follow: Bit 0: This bit can be used in a prioritized interrupt environment to indicate whether an interrupt is pending. When bit 0 is a logic 0, an interrupt is pending and the IIR contents may be used as a pointer to the appropriate interrupt service routine. When bit 0 is a logic 1, no interrupt is pending. Bits 1 and 2: These two bits of the IIR identify the highest priority interrupt pending from those shown in Table VI. Bit 3: In the NS16450 Mode this bit is 0. In the FIFO Mode this bit is set along with bit 2 when a timeout interrupt is pending. **Bits 4 and 5:** These two bits of the IIR are always logic 0. **Bits 6 and 7:** These two bits are set when FCR0 = 1. (FIFO Mode enabled.) #### **8.7 INTERRUPT ENABLE REGISTER** This register enables five types of interrupts for the associated serial channel. Each interrupt can individually activate the interrupt (INT) output signal. It is possible to totally disable the interrupt system by resetting bits 0 through 3 of the Interrupt Enable Register (IER). Similarly, setting bits of the IER register to a logic 1, enables the selected interrupt(s). Disabling an interrupt prevents it from being indicated as active in the IIR and from activating the INT output signal. All other system functions operate in their normal manner, including the setting of the Line Status and MODEM Status Registers. Table III shows the contents of the IER. Details on each bit follow: Bit 0: When set to logic 1 this bit enables the Received Data Available Interrupt and Timeout Interrupt in the FIFO Mode. Bit 1: When set to logic 1 this bit enables the Transmitter Holding Register Empty Interrupt. Bit 2: When set to logic 1 this bit enables the Receiver Line Status Interrupt. Bit 3: When set to logic 1 this bit enables the MODEM Status Interrupt. Bits 4 through 7: These four bits are always logic 0. #### **8.8 MODEM CONTROL REGISTER** This register controls the interface with the MODEM or data set (or a peripheral device emulating a MODEM). The contents of the MODEM Control Register are indicated in Table III and are described below: **Bit 0:** This bit controls the Data Terminal Ready (DTR) output. When bit 0 is set to a logic 1, the DTR output is forced to a logic 0. When bit 0 is reset to a logic 0, the DTR output is forced to a logic 1. **Bit 1:** This bit controls the Request to Send (RTS) output. Bit 1 affects the RTS output in a manner identical to that described above for bit 0. **Bit 2:** This bit is the OUT 1 bit. It does **not** have an output pin associated with it. It can be written to and read by the CPU. In Local Loopback Mode this bit controls bit 2 of the Modem Status Register. **TABLE VI. Interrupt Control Functions** | FIFO<br>Mode<br>Only | Interrupt<br>Identification<br>Register | | Interrupt Set and Reset Functions | | | | | | |----------------------|-------------------------------------------------|-------------------------|-----------------------------------|------------------|--------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|--| | Bit 3 | Bit 2 Bit 1 Bit 0 Priority Level Interrupt Type | | Interrupt Type | Interrupt Source | Interrupt Reset Control | | | | | 0 | 0 | 0 | 1 | _ | None | None | _ | | | 0 | 1 | 1 | 0 | Highest | Receiver Line Status | Overrun Error or Parity Error or Framing Error or Break Interrupt | Reading the Line Status<br>Register | | | 0 | 1 | 0 | 0 | Second | Received Data Available | Receiver Data Available or Trigger<br>Level Reached | Reading the Receiver Buffer<br>Register or the FIFO Drops<br>below the Trigger Level | | | 1 | 1 | 0 | 0 | Second | Character Timeout<br>Indication | No Characters Have Been<br>Removed from or Input to the<br>RCVR FIFO During the Last 4 Char.<br>Times and There is at Least 1 Char.<br>in it During This Time | Reading the Receiver<br>Buffer Register | | | 0 | 0 | 1 | 0 | Third | Transmitter Holding<br>Register Empty | Transmitter Holding<br>Register Empty | Reading the IIR Register (if<br>Source of Interrupt) or Writing<br>into the Transmitter Holding<br>Register | | | 0 | 0 | 0 0 Fourth MODEM Status | | MODEM Status | Clear to Send or Data Set Ready or<br>Ring Indicator or Data Carrier<br>Detect | Reading the MODEM<br>Status Register | | | Bit 3: This bit controls the Output 2 (OUT 2) signal, which is an auxiliary user-designated output. Bit 3 affects the OUT 2 pin in a manner identical to that described above for bit 0. The function of this bit is multiplexed on a single output pin with two other functions: BAUDOUT and RXRDY. OUT 2 is the default function of the pin after a master reset. See Section 8.10 for more information about selecting one of these 3 functions via the MF pin. Bit 4: This bit provides a local loopback feature for diagnostic testing of the associated serial channel. When bit 4 is set to logic 1, the following occur: the transmitter Serial Output (SOUT) is set to the Marking (logic 1) state; the receiver Serial Input (SIN) is disconnected; the output of the Transmitter Shift Register is "looped back" into the Receiver Shift Register input; the four MODEM Control inputs (DSR, CTS, RI, and DCD) are disconnected; the four MODEM Control outputs (DTR, RTS, OUT 1, and OUT 2) are internally connected to the four MODEM Control inputs; and the MODEM Control output pins are forced to their inactive state (high). In this diagnostic mode, data that is transmitted is immediately received. This feature allows the processor to verify transmit and receive data paths of the UART. In this diagnostic mode, the receiver and transmitter interrupts are fully operational. Their sources are external to the part. The MODEM Control Interrupts are also operational, but the interrupts' sources are now the lower four bits of the MODEM Control Register instead of the four MODEM Control inputs. The interrupts are still controlled by the Interrupt Enable Register. Bits 5 through 7: These bits are permanently set to logic 0. #### **8.9 MODEM STATUS REGISTER** This register provides the current state of the control lines from the MODEM (or peripheral device) to the CPU. In addition to this current-state information, four bits of the MODEM Status Register provide change information. The latter bits are set to a logic 1 whenever a control input from the MODEM changes state. They are reset to logic 0 whenever the CPU reads the MODEM Status Register. The contents of the MODEM Status Register are indicated in Table III and described below. **Bit 0:** This bit is the Delta Clear to Send (DCTS) indicator. Bit 0 indicates that the CTS input to the chip has changed state since the last time it was read by the CPU. Bit 1: This bit is the Delta Data Set Ready (DDSR) indicator. Bit 1 indicates that the DSR input to the chip has changed state since the last time it was read by the CPU. Bit 2: This bit is the Trailing Edge of Ring Indicator (TERI) detector. Bit 2 indicates that the $\overline{\text{RI}}$ input to the chip has changed from a low to a high state. Bit 3: This bit is the Delta Data Carrier Detect (DDCD) indicator. Bit 3 indicates that the $\overline{DCD}$ input to the chip has changed state. Note: Whenever bit 0, 1, 2, or 3 is set to logic 1, a MODEM Status Interrupt is generated. Bit 4: This bit is the complement of the Clear to Send (CTS) input. If bit 4 (loop) of the MCR is set to a 1, this bit is equivalent to RTS in the MCR. Bit 5: This bit is the complement of the Data Set Ready (DSR) input. If bit 4 of the MCR is set to a 1, this bit is equivalent to DTR in the MCR. Bit 6: This bit is the complement of the Ring Indicator (RI) input. If bit 4 of the MCR is set to a 1, this bit is equivalent to OUT 1 in the MCR. Bit 7: This bit is the complement of the Data Carrier Detect (DCD) input. If bit 4 of the MCR is set to a 1, this bit is equivalent to OUT 2 in the MCR. #### **8.10 ALTERNATE FUNCTION REGISTER** rent write to register addresses 0, 1 and 2. This is a read/write register used to select specific modes of operation. It is located at address 010 when the DLAB bit is set Bit 0: When this bit is set the CPU can write concurrently to the same register in both register sets. This function is intended to reduce the UART initialization time. It can be used by a CPU when both channels are initialized to the same state. The CPU can set or clear this bit by accessing either register set. When this bit is set the channel select pin still selects the channel to be accessed during read operations. Setting or clearing this bit has no effect on read operations. The user should ensure that the DLAB bit (LCR7) of both channels are in the same state before executing a concur- Bits 1 and 2: These select the output signal that will be present on the multi-function pin, MF. These bits are individually programmable for each channel, so that different signals can be selected on each channel. Table VII associates the signal present at the multi-function pin with the bit code. **TABLE VII** | AFR2 | AFR1 | Multi-Function<br>Pin (MFn) | OUT 2<br>Bit | Serial Interrupt<br>Control | |------|------|-----------------------------|--------------|-----------------------------| | 0 | 0 | OUT 2 | 0 | INTn Disabled | | 0 | 0 | ÖUT 2 | 1 | INTn Enabled | | 0 | 1 | BAUDOUT | 0 | INTn Disabled | | 0 | 1 | BAUDOUT | 1 | INTn Enabled | | 1 | 0 | RXRDY | 0 | INTn Disabled | | 1 | 0 | RXRDY | 1 | INTn Enabled | | 1 | 1 | OUT 2 | х | INTn Enabled | Note: n denotes the specific UART channel (1 or 2) Bit 3: When this bit is set, the modem input $\overline{\text{CTS}}$ automatically controls serial transmission. With this feature enabled and $\overline{\text{CTS}}=1$ , no data will be transferred from the Transmit Holding Register or Transmit FIFO into the shift register, thus halting transmission. Serial transmission is restarted when $\overline{\text{CTS}}$ goes active or a 0 is written to this bit. Bit 4: Setting this bit disables the divide-by-13 circuit implemented between the CLK pin and the serial port baud generators. Disabling the circuit allows a 24 MHz input to generate baud rates up to 1.5M. Bits 5 through 7: These bits are permanently set to a logic 0. #### **8.11 SCRATCHPAD REGISTER** This 8-bit Read/Write Register does not control the serial channel in any way. It is intended as a Scratchpad Register to be used by the programmer to hold data temporarily. # 9.0 FIFO Mode Operation Each serial channel has two 16-byte FIFOs associated with it. The operational description that follows is applicable to the FIFOs of both channels. #### 9.1 FIFO INTERRUPT OPERATION When the RCVR FIFO and receiver interrupt are enabled (FCR0 = 1, IER0 = 1) Receive Data Available Interrupts will occur as follows: - A. The Receive Data Available Interrupt will be issued to the CPU when the number of bytes in the RCVR FIFO equals the programmed trigger level; it will be cleared as soon as the number of bytes in the RCVR FIFO drops below its programmed trigger level. - B. The IIR Receive Data Available Indication also occurs when the FIFO trigger level is reached, and like the interrupt it is cleared when the FIFO drops below the trigger level. - C. The Receiver Line Status Interrupt (IIR = 06), as before, has higher priority than the Received Data Available (IIR = 04) Interrupt. - D. The data ready bit (LSR0) is set as soon as a character is transferred from the shift register to the RCVR FIFO. It is reset when the RCVR FIFO is empty. When RCVR FIFO and receiver interrupts are enabled, RCVR FIFO timeout interrupts will occur as follows: - A. A RCVR FIFO Timeout Interrupt will occur, if the following conditions exist: - at least one character is in the RCVR FIFO - the most recent serial character received was longer than 4 continuous character times ago (if 2 stop bits are programmed the second one is included in this time delay). - the most recent CPU read of the RCVR FIFO was longer than 4 continuous character times ago. The maximum time between a received character and a timeout interrupt will be 160 ms at 300 baud with a 12-bit receive character (i.e. 1 START, 8 DATA, 1 PARITY and 2 STOP BITS). - B. Character times are calculated by using the BAUDOUT signal as a clock signal (this makes the delay proportional to the baud rate). - C. When a timeout interrupt has occurred it is cleared and the timer reset when the CPU reads one character from the RCVR FIFO. - D. When the timeout interrupt indication is inactive the timeout indication timer is reset after a new character is received or after the CPU reads the RCVR FIFO. When the XMIT FIFO interrupts are enabled (FCR0 = 1, IER1 = 1), XMIT interrupts will occur as follows: - A. The Transmitter Holding Register Empty Interrupt occurs when the XMIT FIFO is empty. It is cleared as soon as the Transmitter Holding Register is written to (1 to 16 characters may be written to the XMIT FIFO while servicing this interrupt) or the IIR is read. - B. The transmitter FIFO empty indications will be delayed 1 character time minus the last Stop bit time whenever the following occurs: THRE = 1 and there have not been at least two bytes at the same time in the transmit FIFO, since the last THRE = 1. The first Transmitter Holding Register Empty Interrupt after changing FCR0 will be immediate, if it is enabled. This delay prevents the UART from issuing a second Transmitter Holding Register Empty Interrupt as soon as it transfers the first character into the Transmitter Shift Register. Character timeout and RCVR FIFO trigger level interrupts have the same priority as the current received data available interrupt; XMIT FIFO Empty has the same priority as the current Transmitter Holding Register Empty Interrupt. #### 9.2 FIFO POLLED OPERATION With FCR0 = 1 resetting IER0, IER1, IER2, IER3 or all to zero puts the associated serial channel in the FIFO Polled Mode of operation. Since the receiver and transmitter are controlled separately either one or both can be in the polled mode of operation. In this mode the user's program will check receiver and transmitter status via the LSR. As stated in Section 8.4: LSR0 will be set as long as there is one byte in the RCVR FIFO. LSR1 to LSR4 will specify which error(s) has occurred. Character error status is handled the same way as in the interrupt mode. LSR5 will indicate when the XMIT FIFO is empty. LSR6 will indicate that both the XMIT FIFO and shift register are empty. LSR7 will indicate whether there are any errors in the RCVR FIFO. There is no trigger level reached or timeout condition indicated in the FIFO Polled Mode, however, the RCVR and XMIT FIFOs are otherwise functional. # 10.0 Bidirectional Parallel Port Interface This parallel interface is designed to provide all of the signals and registers needed to be compatible with the parallel ports designed into IBM PC, XT, AT and PS/2 and compatible machines. In addition it implements a high performance FIFO option. The Compatible mode features a single byte unidirectional (output) port. Data transfers are controlled through interrupts or polling. Data, control and status are provided by the Data Register (DTR), Control Register (CTR) and Status Register (STR). It is fully compatible with the ports designed into IBM PC, XT and AT and compatible machines. The Extended mode is enabled via the POS pin and features a bidirectional single byte port. Data transfers are controlled through interrupts or polling. Data, control and status are provided by the Data Register (DTR), Control Register (CTR) and Status Register (STR). The Expansion mode is fully compatible with existing IBM PS/2 machines. The High Performance mode is enabled through software by setting bit 0 in a secondary register called Performance Register (PFR). This mode features a 16-byte bidirectional FIFO, DMA data transfer capability, and automated handshaking to facilitate data transfer to and from the FIFO and peripherals. The PFR is implemented to provide FIFO control and status. When the PFR is activated (see Section 10.4), it replaces the IBM reserved location base +3 in the LPT1, 2 and 3 I/O spaces. In addition, bit 5 of the Control Register (CTR5) and bits 0 and 1 of the Status Register (STR0,1) have new functions. Table VIII illustrates the address assignments for all registers and the following sections describe the register functions. #### **TABLE VIII** | $\overline{}$ | | | | | T | | | | |---------------|-----------------------|------|----|----|-------------|--|--|--| | CSP | POS | PFR0 | A1 | A0 | Register | | | | | COMP | COMPATIBLE MODE | | | | | | | | | 0 | 0 | Х | 0 | 0 | Data | | | | | 0 | 0 | X | 0 | 1 | Status | | | | | 0 | 0 | X | 1 | 0 | Control | | | | | EXTE | EXTENDED MODE | | | | | | | | | 0 | 1 | 0 | 0 | 0 | Data | | | | | 0 | 1 | 0 | 0 | 1 | Status | | | | | 0 | 1 | 0 | 1 | 0 | Control | | | | | HIGH | HIGH PERFORMANCE MODE | | | | | | | | | 0 | 1 | 1 | 0 | 0 | Data | | | | | 0 | 1 | 1 | 0 | 1 | Status | | | | | 0 | 1 | 1 | 1 | 0 | Control | | | | | 0 | 1 | 1 | 1 | 1 | Performance | | | | | | | | | | (Note 1) | | | | Note 1: This location is only accessible after a 0 is written to the Status Register bit 0 (see Section 10.4). #### 10.1 DATA REGISTER (DTR) TL/C/10463-30 This is a bidirectional data port that transfers 8-bit data in the direction determined by the POS Mode pin, the Data Port Direction bit (CTR5), and the RD and WR strobes (see Table IX). **TABLE IX. Data Register Read and Write Modes** | POS<br>Mode Pin | Control Register<br>Direction Bit | RD | WR | Result | |-----------------|-----------------------------------|----|----|------------------------------------| | 0 (compatible) | X | 1 | 0 | Data Written<br>to PD0-PD7 | | 0 | Х | 0 | 1 | Data Previously<br>Written is Read | | 1 (extended) | 0 | 1 | 0 | Data Written<br>to PD0-PD7 | | 1 | 1 | 1 | 0 | Data Written is Latched | | 1 | 0 | 0 | 1 | Data Previously<br>Written is Read | | 1 | 1 | 0 | 1 | Data is Read<br>from PD0-PD7 | In compatible mode a write operation to this register causes the data to be presented on pins PD0-PD7. A read operation in this mode causes the register to present the last data written to it by the CPU. In the extended mode a write operation to this register causes the data to be latched. If the Data Port Direction bit (CTR5) is 0 the latched data is presented to the pins; if it is 1 the data is only latched. In the extended mode with the Data Port Direction bit is 0, a read operation to this register allows the CPU to read the last data it wrote to the port. In the extended mode with the Data Port Direction bit set to 1 (read), a read operation to this register causes the port to present to the CPU the data on pins PD0-PD7. # 10.0 Bidirectional Parallel Port #### Interface (Continued) #### **10.2 STATUS REGISTER (STR)** TL/C/10463-3 This register provides status for the signals listed below. It is a read only register. Writing to bits 7-1 is an invalid operation that has no effect. Bit 0, 1: These bits are reserved. See Section 10.4 for alternate functions for Status Register Bits 0 and 1. Bit 2: This bit (INTP STATUS) is latched low when CTR4 = 1 and the printer acknowledge signal, ACK, makes a transition from low to high, indicating the printer has received the previously sent data byte. Reading this bit resets it to 1. Bit 3: This bit (ERROR) represents the current state of the printer error signal. The printer sets this bit low when there is a printer error. This bit follows the state of the ERR pin. **Bit 4:** This bit (SLCT) represents the current state of the printer select signal. The printer sets this bit high when it is selected. This bit follows the state of the SLCT pin. **Bit 5:** This bit (PE) represents the current state of the printer paper end signal. The printer sets this bit high when it detects the end of the paper. This bit follows the state of the PE pin. **Bit 6:** This bit (ACK) represents the current state of the printer acknowledge signal. The printer sets this signal to low after it has received a character and is ready to receive another one. This bit follows the state of the ACK pin. Bit 7: This bit (BUSY) represents the current state of the printer busy signal. The printer sets this bit low when it is busy and cannot accept another character. This bit is the inverse of the BUSY pin. #### 10.3 CONTROL REGISTER (CTR) This register provides all output signals to control the printer in the compatible or extended mode. This is a read and write register. Normally when the Control Register is read, the bit values are provided by the output latch. These bit values can be superseded by the logic level of the $\overline{STB}$ , $\overline{AFD}$ , INIT, and $\overline{SLIN}$ pins, if these pins are forced high or low by an external voltage. In order to force these pins high or low the corresponding bits should be set to their inactive state (e.g., $\overline{AFD} = STB = SLIN = 0$ , $\overline{INIT} = 1$ ). **Bit 0:** This bit controls the data strobe signal to the printer via the STB pin. This bit is the inverse of the STB pin. **Bit 1:** This bit controls the automatic feed XT signal to the printer via the AFD pin. Setting this bit high causes the printer to automatically feed after each line is printed. This bit is the inverse of the AFD pin. **Bit 2:** This bit controls the signal to initialize the printer via the $\overline{\text{INIT}}$ pin. Setting this bit to low initializes the printer. This bit follows the $\overline{\text{INIT}}$ pin. **Bit 3:** This bit directly controls the select in signal to the printer via the SLIN pin. Setting this bit high selects the printer. This bit is the inverse of the SLIN pin. **Bit 4:** This bit enables the parallel port interrupt. When this bit is set high, the INTP signal follows the $\overline{ACK}$ signal and latches a 0 to 1 transition. Setting this bit low, puts INTP into TRI-STATE and clears any pending interrupts. Bit 5: This bit controls the direction of the data port in the Extended (bidirectional) Mode (see Table IX and Performance Mode). This is a write-only bit in Extended Mode but is readable and writable in Performance Mode. Bit 6, 7: These bits are reserved. # 10.4 PERFORMANCE REGISTER AND THE HIGH PERFORMANCE MODE This programmable high performance cell allows the parallel port to transfer multiple bytes of data to or from a peripheral without the CPU having to affect each transfer. These transfers are supported by: - An on-chip bidirectional FIFO that can store 16 bytes of data. - A DMA request strobe, PDRQ which facilitates DMA servicing of data transfer requests from the parallel port. - An automated handshake capability (Centronics compatible) for transfer of FIFO data to and from the attached peripheral. Data may be loaded into or unloaded from the FIFO by the CPU (interrupt or polling modes) or by the system DMA controller. These functions greatly reduce software overhead associated with parallel port I/O. To maintain compatibility with existing IBM and compatible PC parallel port interfaces, the Performance Register is hidden and the High Performance mode is disabled after system power up. The Performance Register (PFR) is only available after a 0 is written to the Status Register bit 0. It occupies the reserved location base + 3 in the IBM parallel port I/O spaces. The FIFO and automatic transfers (High Performance mode) can then be enabled by writing a 1 to Performance bit 0 (Performance Enable). Writing a 0 to STR0 also enables new functions for bits CTR5 and STR1. CTR5 is the Data Direction bit and is changed from write-only in the Extended Mode to being readable. STR1 is reserved in the Compatible and Extended Modes but becomes a FIFO Overrun bit in Performance Mode. #### 10.0 Bidirectional Parallel Port #### Interface (Continued) The existence of the High Performance mode within a parallel port interface can be identified by reading the Status Register I/O location following a write of 0 to the same register's bit 0. The Status register is replaced, for one read only, by an ID byte of A7h. Further accesses to the Status Register location will produce the standard Status Register bits with the addition of a FIFO Overrun error indication in Bit 1. Procedure for initializing high performance cell: - program Data Direction bit (CTR5) - write 0 to STR0 - read back value in STR - if value = A7h, proceed with initialization - write a 1 to the Performance Register bit 0 (FIFO Enable) enabling FIFOs and automatic handshaking. Writing a 1 to STR0 hides the Performance Register but does not disable the High Performance mode. The mode can only be disabled by clearing the FIFO Enable bit in the Performance Register. Note: The ID byte in the Status Register location does NOT present itself if a 1 is written to STR0. #### **Performance Register** TL/C/10463-43 This register provides control and status bits for parallel port data transfers in the High Performance mode. Access to this register is only allowed after a 0 is written to STR0. Different status and control functions are provided by bits 1, 2, and 3 depending on the direction of the data transfer. Therefore, the software should program the Data Port Direction bit (CTR5) before accessing the Performance Register. Note that Performance Register bits 1–7 are accessible regardless of whether the High Performance Mode is enabled (PFR0 = 1) Bit 7-3: Reading these 5 bits provide a binary representation of the number of open spaces in the FIFO. The FIFO is 16 bytes deep. The number of bytes in the FIFO can be determined by subtracting the decimal equivalent of these bits from 16 (the maximum number of bytes in the FIFO). Bit 3: The write function of this bit is FIFO Clear. Writing a 1 to this bit clears the FIFO of its contents. Input FIFO Service and Timeout interrupts are also cleared. This is a self-clearing bit. Bit 2, 1: These bits indicate the interrupt status and are indicated in order of priority with 00 being the highest priority and 11 being the lowest. **Bit 0:** Setting the Performance Enable bit generates the following actions: - 1. The Data Register is replaced by the 16-byte FIFO. - Automatic handshaking and data transfers between an attached peripheral and the FIFO begins (see Parallel Port Operation). - If in DMA mode (CTR4 INTP Enable bit = 0), the DMA request strobe PDRQ is enabled (conditions for assertion of PDRQ are described in the following material). - SLCT, ERROR and PE interrupts are automatically enabled. - 5. Timeout and Overrun interrupts are enabled if in input mode (CTR5 = 1). - If CTR4 INTP Enable bit = 1 (Interrupt Mode), the FIFO Service interrupt is enabled. If CTR4 INTP Enable bit = 0 (DMA mode), the TC interrupt is enabled. The bit is automatically cleared (High Performance mode exited) if a Status, Overrun or TC interrupt occurs. Note that these conditions do NOT clear the FIFO contents. #### **Interrupt Definitions** | Bit 2 Bit 1 | | Interrupt | |-------------|---|-------------------------------| | 0 | 0 | No Interrupt | | 0 | 1 | Status/Overrun | | 1 | 0 | Timeout | | 1 | 1 | FIFO Service (Interrupt Mode) | | | | TC (DMA Mode) | No Interrupt: No interrupts are pending from the parallel port. Status/Overrun: When the parallel port direction is set for output, this code indicates that a Status interrupt has occurred. When the direction is set for input, the code indicates a Status or an Input FIFO Overrun error. The Status interrupts are automatically enabled in High Performance mode (Control Register bit 4, INTP Enable, is ignored) and are generated by the active edges of the SLCT, ERROR or PE input signals. The Overrun interrupt is also automatically # 10.0 Bidirectional Parallel Port Interface (Continued) enabled in the input mode and occurs if greater than 16 bytes are transferred to the FIFO by the peripheral without any service from the system. The byte causing the Overrun error is not loaded into the FIFO and is lost. The source of the Status/Overrun interrupt can be determined by reading the Status Register. Bit 1 is cleared if an overrun has occurred and the states of the SLCT, ERROR and PE pins will determine the source of a Status error. The Status and Overrun interrupts are cleared by reading the Performance Register. **Timeout:** This interrupt is only valid for the input direction and is asserted when there is data in the FIFO and no transfers in or out of the FIFO have occurred during the last 4.4 ms. The interrupt is cleared by setting the FIFO Clear bit (PFR3) or by the first read of the input FIFO. FIFO Service/TC: In Interrupt Mode (CTR4 = 1), this interrupt indicates that the CPU should either load or remove data from the FIFO depending on the port direction. In DMA Mode this interrupt indicates that the port has received a terminal count (TC) from the servicing DMA controller channel. See DMA End of Transfer timing diagrams for details on the TC interrupt. In the Interrupt mode, output direction, the interrupt is cleared by reading the PFR or by the first write to the output FIFO. In interrupt mode, input direction, the interrupt is cleared by reading the input FIFO until the data level is below the trigger level or by setting the FIFO Clear bit (PFR3). In DMA mode, the TC interrupt is cleared by reading the Performance Register. #### **Performance Port Operation** The following sections describe in more detail the operation of the High Performance port. Refer also to the attached flowcharts. Data flow through the High Performance port is summarized by Table X. When the Data Port Direction bit is 0 (output) and the FIFO Enable bit is set, data requests issued to the host and subsequent transfers to the peripheral will be done by the parallel port automatically. The cell will output the next byte in the FIFO to pins PD0-PD7 and strobe pin \$\overline{STB}\$ in response to a 0 to 1 transition on the \$\overline{ACK}\$ pin. A byte will be output only if BUSY, \$\overline{ERR}\$ and PE are inactive and SLCT is active. The cell requests FIFO service from the system CPU or DMA controller when the FIFO is empty. The Status Register and the Control Register may be read or written by the CPU. However, the \$\overline{STB}\$ bit in the Control Register has no function when the FIFO Enable bit is set. The cell will also re- quest CPU service if ERR, PE or SLCT are asserted by the peripheral during data transfers. In DMA mode, a TC indication will cause an interrupt to be generated but only after the last byte in the output FIFO has been transferred. PFR0 will also be cleared at this point. When the Data Port Direction bit is 1 (input) and the FIFO Enable bit is set, requests for data from the host and subsequent data transfers from a peripheral to the host will be done by the parallel port automatically. Two signals are used to transfer the data. The SLIN pin will be asserted by the host system to indicate to the peripheral that the parallel port is ready to accept data. The ACK pin will be used by the peripheral to strobe the data into the input FIFO. When the input FIFO reaches a trigger level of 14, the cell requests FIFO service from the system CPU or DMA controller. In DMA mode, a TC indication generates an interrupt and clears PFR0 immediately. Note: The trigger level is not programmable. It defaults to 14 bytes. If the FIFO is not serviced before it fills to 16 bytes, the cell stops further transfers from the peripheral by automatically deasserting SLIN. SLIN will go active again when the input FIFO is empty. The CPU may read either the Status register or the Control register during automatic transfers. However, writing to these registers has no effect other than to change the Data Port direction or the INTP Enable state. The INTP Enable bit in the Control register (CTR4) defines whether FIFO service requests are made with an interrupt (INTP) or with a DMA request (PDRQ). Setting CTR4 enables interrupts while clearing it (default condition) enables DMA. The programmer must have the system prepared to handle a DMA request or an interrupt immediately upon setting the Performance Enable bit if the data direction is output. Since the output FIFO is initially empty, the DMA request strobe PDRQ or the interrupt pin INTP will go active immediately after the Performance Enable bit is set. The Performance Enable bit is cleared (Performance mode disabled) if a Status, Overrun or End of Transfer (TC active) interrupt is generated. A timeout period of 4.4 ms is calculated on chip. The timer is used during input operations and exists so that data which is below the 14-byte threshold will be able to trigger a CPU interrupt. This interrupt notifies the CPU that there has been data in the Input FIFO longer than 4.4 ms with no further data from the peripheral being loaded. Note that a 24 MHz input on the CLK pin is required to create the 4.4 ms period. **TABLE X. Data Port Direction in High Performance Mode** | Perf. En. Bit<br>(PFR0) | Direction Bit<br>(CTR5) | RD | WR | Direction | |-------------------------|-------------------------|----|----|------------------------------------------------------------------------| | 1 | 0 | 1 | 0 | Data is written to output FIFO and automatically transferred via PD0-7 | | 1 | 0 | 0 | 1 | Reserved Operation | | 1 | 1 | 1 | 0 | Reserved Operation | | 1 | 1 | 0 | 1 | Data automatically received from PD0-7 is read from the input FIFO | # 11.0 Ordering Information TL/C/10463-33 ### 12.0 Physical Dimensions inches (millimeters) Lit. # 112908 68-Lead Plastic Chip Carrier (V) Order Number PC16553V NS Package Number V68A #### LIFE SUPPORT POLICY NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein: - Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform, when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. 022245 1/2 MAR 1/2/8981 National Semiconductor Corporation 2900 Semiconductor Drive P.O. Box 58090 Santa Clara, CA 95052-8090 Tel: (408) 721-5000 TWX: (910) 339-9240 National Semiconducto GmbH Industriestrasse 10 D-8080 Furstenfeldbruck West Germany Tel: (0-81-41) 103-0 Telex: 527-649 Fax: (08141) 103554 National Semiconductor Japan Ltd. Sanssido Bldg. 5F 4-15 Nishi Shinijuku Shinjuku-Ku, Tokyo 160, Japan Tel: 3-299-7001 FAX: 3-299-7000 National Semiconductor Hong Kong Ltd. Suite 513, 5th Floor Chinachem Golden Plaza, 77 Mody Road, Tsimshatsui East, Kowloon, Hong Kong Tel: 3-7231290 Telex: 52996 NSSEA HX Fax: 3-3112536 National Semicondutores Do Brasil Ltda. Av. Brig. Faria Lima, 1383 6.0 Andor-Conj. 62 01451 Sao Paulo, SP, Brasil Tel: (55/11) 212-5066 Fax: (55/11) 211-1181 NSBR BR National Semiconductor (Australia) PTY, Ltd. 1st Floor, 441 St. Kilda Rd Melbourne, 3004 Victory, Australia Tel: (03) 267-5000 Fax: 61-3-2677458