# INTEGRATED CIRCUITS # DATA SHEET # PCF2103 family LCD controllers/drivers Product specification File under Integrated Circuits, IC12 1998 May 11 # LCD controllers/drivers # PCF2103 family | CONTENT | rs | 8.7 | Set CGRAM address | |--------------|-------------------------------------------------|------------------|------------------------------------------------------| | 1 | FEATURES | 8.8<br>8.9 | Set DDRAM address Read busy flag and address counter | | 2 | APPLICATIONS | 8.10 | Write data to CGRAM or DDRAM | | 3 | GENERAL DESCRIPTION | 8.11 | Read data from CGRAM or DDRAM | | 4 | ORDERING INFORMATION | 8.12 | Extended function set instructions and features | | - | | 8.12.1 | New instructions | | 5 | BLOCK DIAGRAM | 8.12.2<br>8.12.3 | Icon control | | 6 | PINNING | 8.12.4 | IB | | 7 | FUNCTIONAL DESCRIPTION | 8.12.5 | Screen configuration | | 7.1 | LCD bias voltage generator | 8.12.6 | Display configuration | | 7.2 | Oscillator | 8.12.7 | Reducing current consumption | | 7.3 | External clock | 9 | INTERFACE TO MICROCONTROLLER | | 7.4<br>7.5 | Power-down mode | 9.1 | Parallel interface | | 7.5<br>7.6 | Registers | 9.2 | I <sup>2</sup> C-bus interface | | 7.7 | Busy flag | 9.2.1 | Characteristics of the I <sup>2</sup> C-bus | | 7.8 | Address Counter (AC) | 9.2.2 | I <sup>2</sup> C-bus protocol | | 7.9 | Display Data RAM (DDRAM) | 9.2.3 | Definitions | | 7.10 | Character Generator ROM (CGROM) | 10 | LIMITING VALUES | | 7.11 | Character Generator RAM (CGRAM) | 11 | HANDLING | | 7.12<br>7.13 | Cursor control circuit | 12 | DC CHARACTERISTICS | | 7.13<br>7.14 | Timing generator LCD row and column drivers | 13 | AC CHARACTERISTICS | | 7.15 | Reset function | 14 | TIMING CHARACTERISTICS | | 8 | INSTRUCTIONS | 15 | APPLICATION INFORMATION | | 8.1 | Clear display | 15.1 | 8-bit operation, 1-line display using internal | | 8.2 | Return home | 10.1 | reset | | 8.3 | Entry mode set | 15.2 | 4-bit operation, 1-line display using internal | | 8.3.1 | I/D | | reset | | 8.3.2<br>8.4 | S Display control (and partial power-down mode) | 15.3 | 8-bit operation, 2-line display | | 8.4.1 | Display control (and partial power-down mode) | 15.4 | I <sup>2</sup> C-bus operation, 1-line display | | 8.4.2 | C | 16 | BONDING PAD LOCATIONS | | 8.4.3 | В | 17 | DEFINITIONS | | 8.5 | Cursor or display shift | 18 | LIFE SUPPORT APPLICATIONS | | 8.6 | Function set | 19 | PURCHASE OF PHILIPS I <sup>2</sup> C COMPONENTS | | 8.6.1 | DL (parallel mode only) | . • | | | 8.6.2 | M | | | | 8.6.3 | Н | | | ### LCD controllers/drivers ### PCF2103 family #### 1 FEATURES - Single-chip LCD controller/driver - 2-line display of up to 12 characters + 120 icons, or 1-line display of up to 24 characters + 120 icons - 5 × 7 character format plus cursor; 5 × 8 for kana (Japanese syllabary) and user defined symbols - Icon mode: reduced current consumption while displaying icons only<sup>(1)</sup> - · Icon blink function - · On-chip: - Generation of intermediate LCD bias voltages - Oscillator requires no external components (external clock also possible) - · Display data RAM: 80 characters - Character generator ROM: 240, 5 × 8 characters - Character generator RAM: 16, 5 × 8 characters; 3 characters used to drive 120 icons, 6 characters used if icon blink feature is used in application - 4 or 8-bit parallel bus and 2-wire I<sup>2</sup>C-bus interface - · CMOS compatible - 18 row, 60 column outputs - Mux rates 1: 18 (for normal operation) and 1: 2 (for icon-only mode) - Uses common 11 code instruction set (extended) - Logic supply voltage range, V<sub>DD</sub> V<sub>SS</sub> = 1.8 to 5.5 V; chip may be driven with two battery cells - Display supply voltage range, $V_{LCD} V_{SS} = 2.2$ to 6.5 V - Very low current consumption (20 to 120 μA): - Icon mode: <25 μA - Power-down mode: <2.5 μA.</li> - (1) Icon mode is used to save current. When only icons are displayed, a much lower operating voltage $V_{LCD}$ can be used and the switching frequency of the LCD outputs is reduced. In most applications it is possible to use $V_{DD}$ as $V_{LCD}$ . #### 2 APPLICATIONS - Telecom equipment - Portable instruments - Point-of-sale terminals. #### 3 GENERAL DESCRIPTION The PCF2103 family is a low power CMOS LCD controller and driver, designed to drive a dot matrix LCD display of 2 line by 12 or 1 line by 24 characters with $5\times 8$ dot format. All necessary functions for the display are provided in a single chip, including on-chip generation of LCD bias voltages, resulting in a minimum of external components and lower system current consumption. The PCF2103 interfaces to most microcontrollers via a 4 or 8-bit bus or via the 2-wire $\rm l^2C$ -bus. The chip contains a character generator and displays alphanumeric and kana (Japanese) characters. The letter 'X' in PCF2103X characterizes the built-in character set. Various character sets can be manufactured on request. ### 4 ORDERING INFORMATION | TYPE NUMBER | | PACKAGE | | |----------------|------|-------------------------|---------| | I TPE NUMBER | NAME | DESCRIPTION | VERSION | | PCF2103EU/2/F2 | _ | chip with bumps in tray | _ | # LCD controllers/drivers # PCF2103 family ### 5 BLOCK DIAGRAM 1998 May 11 # LCD controllers/drivers # PCF2103 family ### 6 PINNING | SYMBOL | DIE PAD | DESCRIPTION | |-----------------|-----------------------------------------|-----------------------------------------------------------------| | V <sub>DD</sub> | 1 | supply voltage | | OSC | 2 | oscillator/external clock input | | PD | 3 | power-down pad input | | T1 | 4 | test pad (connected to V <sub>SS</sub> ) | | V <sub>SS</sub> | 5 | ground | | $V_{LCD}$ | 6 | V <sub>LCD</sub> input; note 1 | | R9 to R16 | 7 to 14 | LCD row driver outputs 9 to 16 | | R18 | 15 | LCD row driver output 18 | | C60 to C1 | 16 to 23, 26 to 50,<br>53 to 77, 80, 81 | LCD column driver outputs 60 to 1 | | R8 to R1 | 82 to 89 | LCD row driver outputs 8 to 1 | | R17 | 90 | LCD row driver output 17 | | SCL | 91 | I <sup>2</sup> C-bus serial clock input | | SDA | 92 | I <sup>2</sup> C-bus serial data input/output | | Е | 93 | data bus clock input | | RS | 94 | register select input | | R/W | 95 | read/write input | | DB7 | 96 | bit of bi-directional data bus | | DB6 | 97 | bit of bi-directional data bus | | DB5 | 98 | bit of bi-directional data bus | | DB4 | 99 | bit of bi-directional data bus | | DB3/SA0 | 100 | bit of bi-directional data bus/I <sup>2</sup> C-bus address pin | | DB2 | 101 | bit of bi-directional data bus | | DB1 | 102 | bit of bi-directional data bus | | DB0 | 103 | bit of bi-directional data bus | #### Note 1. This is the voltage used for the generation of LCD bias levels. ### LCD controllers/drivers PCF2103 family Table 1 Pin functions; note 1 | NAME | FUNCTION | DESCRIPTION | |------------------|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | RS | register select | RS selects the register to be accessed for read and write; there is an internal pull-up on this pin | | | | RS = 0 selects the instruction register for write and the busy flag and address counter for read | | | | RS = 1 selects the data register for both read and write | | R/W | read/write | $R/\overline{W}$ selects either the read ( $R/\overline{W} = 1$ ) or write ( $R/\overline{W} = 0$ ) operation; there is an internal pull-up on this pin | | Е | data bus clock | pin E is set HIGH to signal the start of a read or write operation; data is clocked in or out of the chip on the negative edge of the clock | | DB7 to DB0 | data bus | the bi-directional, 3-state data bus transfers data between the system controller and the PCF2103; DB7 may be used as the busy flag, signalling that internal operations are not yet completed; in 4-bit operations the 4 higher order lines DB7 to DB4 are used; DB3 to DB0 must be left open-circuit; there is an internal pull-up on each of the data lines | | C1 to C60 | column driver outputs | these pins output the data for columns | | R1 to R18 | row driver outputs | these pins output the row select waveforms to the display; R17 and R18 drive the icons | | V <sub>LCD</sub> | LCD power supply | positive power supply for the liquid crystal display | | OSC | oscillator | when the on-chip oscillator is used this pin must be connected to V <sub>DD</sub> ; an external clock signal, if used, is input at this pin | | SCL | serial clock line | input for the I <sup>2</sup> C-bus clock signal | | SDA | serial data line | I/O for the I <sup>2</sup> C-bus data line | | SA0 | address pin | the hardware sub-address line is used to program the device sub-address for two different PCF2103s on the same I <sup>2</sup> C-bus | | T1 | test pad | must be connected to V <sub>SS</sub> ; not user accessible | | PD | power-down pad | PD selects chip power-down mode; for normal operation PD = 0 | #### Note - 1. When the $I^2C$ -bus is used, the parallel interface pin E must be defined as E = 0. In $I^2C$ -bus read mode DB7 to DB0 should be connected to $V_{DD}$ or left open-circuit. - a) When the parallel bus is used, pins SCL and SDA must be connected to $V_{SS}$ or $V_{DD}$ ; they may not be left unconnected. - b) If the 4-bit interface is used without reading out from the PCF2103 (i.e. $R/\overline{W}$ is set permanently to logic 0), the unused ports DB0 to DB3 can either be set to $V_{SS}$ or $V_{DD}$ instead of leaving them open. ### LCD controllers/drivers # PCF2103 family #### 7 FUNCTIONAL DESCRIPTION #### 7.1 LCD bias voltage generator The intermediate bias voltages for the LCD display are generated on-chip. This removes the need for an external resistive bias chain and significantly reduces the system current consumption. The optimum value of $V_{LCD}$ depends on the multiplex rate, the LCD threshold voltage ( $V_{th}$ ) and the number of bias levels and is given by the relationships given in Tables 2 and 3. Using a 5-level bias scheme for 1 : 18 maximum rate allows $V_{LCD}$ <5 V for most LCD liquids. **Table 2** Optimum/maximum values for $V_{OP}$ (off pixels start darkening; $V_{off} = V_{th}$ ) | MUX RATE | NUMBER OF LEVELS | V <sub>on</sub> /V <sub>th</sub> | V <sub>OP</sub> /V <sub>th</sub> | V <sub>OP</sub> (typical; for V <sub>th</sub> = 1.4 V) | |----------|------------------|----------------------------------|----------------------------------|--------------------------------------------------------| | 1 : 18 | 5 | 1.272 | 3.7 | 5.2 V | | 1:2 | 3 | 2.236 | 2.283 | 3.9 V | **Table 3** Minimum values for $V_{OP}$ (on pixels clearly visible; $V_{on} > V_{th}$ ) | MUX RATE | NUMBER OF LEVELS | V <sub>on</sub> /V <sub>th</sub> | V <sub>OP</sub> /V <sub>th</sub> | V <sub>OP</sub> (typical; for V <sub>th</sub> = 1.4 V) | |----------|------------------|----------------------------------|----------------------------------|--------------------------------------------------------| | 1 : 18 | 5 | 1.12 | 3.2 | 4.6 V | | 1:2 | 3 | 1.2 | 1.5 | 2.1 V | #### 7.2 Oscillator The on-chip oscillator provides the clock signal for the display system. No external components are required and pin OSC must be connected to $V_{DD}$ . #### 7.3 External clock If an external clock is to be used, it is input at the OSC pin. The resulting display frame frequency is given by $$f_{frame} = \frac{f_{osc}}{3072}$$ Only in the power-down state is the clock allowed to be stopped (OSC connected to $V_{SS}$ ), otherwise the LCD is frozen in a DC state. #### 7.4 Power-on reset The on-chip power-on reset block initializes the chip after power-on or power failure. This is a synchronous reset and requires 3 oscillator cycles to be executed. Afterwards, a clear display is initiated. #### 7.5 Power-down mode The chip can be put into power-down mode where all static currents are switched off (no internal oscillator, no bias level generation, all LCD outputs are internally connected to $V_{SS}$ ) when PD = 1. During power-down, the whole chip is being reset and will restart with a clear display after power-down. Therefore, the whole chip has to be initialized after a power-down as after an initial power-up. #### 7.6 Registers The PCF2103 has two 8-bit registers, an Instruction Register (IR) and a Data Register (DR). The Register Select signal (RS) determines which register will be accessed. The instruction register stores instruction codes such as 'display clear' and 'cursor shift', and address information for the Display Data RAM (DDRAM) and Character Generator RAM (CGRAM). The instruction register can be written from but not read by the system controller. The data register temporarily stores data to be read from the DDRAM and CGRAM. When reading, data from the DDRAM or CGRAM corresponding to the address in the instruction register is written to the data register prior to being read by the 'read data' instruction. #### 7.7 Busy flag The busy flag indicates the internal status of the PCF2103. Logic 1 indicates that the chip is busy and further instructions will not be accepted. The busy flag is output at pin DB7 when RS = 0 and $R/\overline{W}$ = 1. Instructions should only be written after checking that the busy flag is logic 0 or waiting for the required number of cycles. ### LCD controllers/drivers # PCF2103 family #### 7.8 Address Counter (AC) The address counter assigns addresses to the DDRAM and CGRAM for reading and writing and is set by the commands 'set CGRAM address' and 'set DDRAM address'. After a read/write operation the address counter is automatically incremented or decremented by 1. The address counter contents are output to the bus (DB6 to DB0) when RS = 0 and $R/\overline{W}$ = 1. #### 7.9 Display Data RAM (DDRAM) The DDRAM stores up to 80 characters of display data represented by 8-bit character codes. RAM locations which are not used for storing display data can be used as general purpose RAM. The basic RAM-to-display addressing scheme is shown in Fig.2. With no display shift the characters represented by the codes in the first 24 RAM locations starting at address 00 in line 1 are displayed. Figures 3 and 4 show the display mapping for right and left shift respectively. When data is written to or read from the DDRAM wrap-around occurs from the end of one line to the start of the next line. When the display is shifted each line wraps around within itself, independently of the others. Thus all lines are shifted and wrapped around together. The address ranges and wrap-around operations for the various modes are shown in Table 4. ### 7.10 Character Generator ROM (CGROM) The Character Generator ROM (CGROM) generates 240 character patterns in $5\times 8$ dot format from 8-bit character codes. Figure 6 shows the character set that is currently implemented. #### 7.11 Character Generator RAM (CGRAM) Up to 16 user defined characters may be stored in the CGRAM. Some CGRAM characters (see Fig.14) are also used to drive icons (6 if icons blink and both icon rows are used in application; 3 if no blink but both icon rows are used in application; 0 if no icons are driven by the icon rows). The CGROM and CGRAM use a common address space, of which the first column is reserved for the CGRAM (see Fig.6). Figure 7 shows the addressing principle for the CGRAM. #### 7.12 Cursor control circuit The cursor control circuit generates the cursor (underline and/or cursor blink as shown in Fig.5) at the DDRAM address contained in the address counter. When the address counter contains the CGRAM address the cursor will be inhibited. #### 7.13 Timing generator The timing generator produces the various signals required to drive the internal circuitry. Internal chip operation is not disturbed by operations on the data buses. #### 7.14 LCD row and column drivers The PCF2103 contains 18 row and 60 column drivers, which connect the appropriate LCD bias voltages in sequence to the display in accordance with the data to be displayed. R17 and R18 drive the icon rows. The bias voltages and the timing are selected automatically when the number of lines in the display is selected. Figures 8, 9 and 10 show typical waveforms. Unused outputs should be left unconnected. **Table 4** Address space and wrap-around operation | MODE | ADDRESS SPACE | READ/WRITE<br>WRAP-AROUND <sup>(1)</sup> | DISPLAY SHIFT<br>WRAP-AROUND <sup>(2)</sup> | |--------|------------------------|------------------------------------------|---------------------------------------------| | 1 × 24 | 00H to 4FH | 4FH to 00H | 4FH to 00H | | 2 × 12 | 00H to 27H; 40H to 67H | 27H to 40H; 67H to 00H | 27H to 00H; 67H to 40H | 8 #### **Notes** - 1. Moves to next line. - 2. Stays within line. # LCD controllers/drivers # PCF2103 family ### LCD controllers/drivers # PCF2103 family # LCD controllers/drivers # PCF2103 family | lower<br>4 bits | upper<br>4 bits | 0000 | 0001 | 0010 | 0011 | 0100 | 0101 | 0110 | 0111 | 1000 | 1001 | 1010 | 1011 | 1100 | 1101 | 1110 | | |-----------------|-----------------|------|------|------|----------|-----------|-------|----------|------------|------------|----------|------|------|------|------|---------|---| | xxxx | 0000 | 1 | | | :::: | | | | | | | | | | | € | | | xxxx | 0001 | 2 | | | | -::: | | | | | | i | | | | -::: | • | | xxxx | 0010 | 3 | | | # | i | | | - | | | :: | | | | <u></u> | | | xxxx | 0011 | 4 | | - | • | :::. | ::: | | | | | | | | :; | ŧ | | | xxxx | 0100 | 5 | | | <u>:</u> | ·::. | | | 4 | | | | | | | | • | | xxxx | 0101 | 6 | | | | :::: | 1,1,1 | <b>:</b> | | | | | | | | | | | xxxx | 0110 | 7 | | | | :::: | | | | | | | | | I.,! | | : | | xxxx | 0111 | 8 | | | | :::: | 4: | | | | - | : | : | | | -::: | | | xxxx | 1000 | 9 | | | | T'I | ::: | | - <u>:</u> | | <u>:</u> | | | | × | ŀ"; | | | xxxx | 1001 | 10 | | | ŧ. | 1 | | | | | | | | :: | - | | : | | xxxx | 1010 | 11 | | | ::::: | - | | | | i. | | : | :: | : | ::: | | | | xxxx | 1011 | 12 | | | | <b>::</b> | | | | | | | :: | | | le: | | | xxxx | 1100 | 13 | | | | ٠ | | | | <b>:::</b> | | : | | i | | | | | xxxx | 1101 | 14 | | | | <b></b> | | | •• | <b>:::</b> | | | | | | i ii | | | xxxx | 1110 | 15 | •••• | ₽ | | •;; | | # | ٠. | | : | :: | | | | !": | | | xxxx | 1111 | 16 | | -# | | | | | | | | · | • | | | :": | | Fig.6 Character set 'E' in CGROM. ### LCD controllers/drivers # PCF2103 family | | | cha<br>(DI | | er co<br>M da | | | | | | | | GRA<br>ddre | | | | | | | | data | | | | hara<br>CGR | | | | |-----|---------------------------|-------------|-------------|---------------|-------------|----------------------------|-------------|---|---------|---------------------------|-------------|-------------|---------------------------------|--------------------------------------|--------------------------------------|---------------------------|------------------|-----------------------|-----------------------|---------------------------|-------|--------------------------------------------|--------------------------------------|---------------------------------|--------------------------------------|---------------------------------|---------------------------------| | | 6<br>high<br>orde<br>bits | er | 4 | 3 | С | 1<br>ower<br>order<br>bits | | | | 5<br>high<br>orde<br>bits | er | 3 | ( | 1<br>owe<br>orde<br>bits | 0<br>r<br>r_ <del>-</del> | higher<br>- order<br>bits | 4 | 3 | 0 | 1<br>ower<br>rder<br>bits | | | 4 | 3 | 2 | 1 | 0 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | 0<br>0<br>0<br>0<br>1<br>1<br>1 | 0<br>0<br>1<br>1<br>0<br>0<br>1<br>1 | 0<br>1<br>0<br>1<br>0<br>1<br>0 | | 0 | 0<br>0<br>0<br>0<br>0 | 0<br>0<br>0<br>0<br>0 | 0 | 0 0 0 | character pattern example 1 cursorposition | 1<br>1<br>1<br>1<br>1<br>1<br>1 | 1<br>0<br>0<br>1<br>0<br>0<br>0 | 1<br>0<br>0<br>1<br>1<br>0<br>0 | 1<br>0<br>0<br>1<br>0<br>1<br>0 | 0<br>1<br>1<br>0<br>0<br>0 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | | 0 | 0 | 0 | 1 | 0<br>0<br>0<br>0<br>1<br>1<br>1 | 0<br>0<br>1<br>1<br>0<br>0<br>1 | 0<br>1<br>0<br>1<br>0<br>1<br>0<br>1 | | 0<br>0<br>0<br>0 | | 0 | 0<br>0<br>0<br>0 | 0 | character<br>pattern<br>example 2 | 1<br>0<br>1<br>0<br>1<br>0<br>0<br>0 | 0<br>1<br>1<br>0<br>1<br>0<br>0 | 0<br>0<br>1<br>1<br>1<br>1<br>1<br>0 | 0<br>1<br>1<br>0<br>1<br>0<br>0 | 1<br>0<br>1<br>0<br>1<br>0<br>0 | | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | | 0 | 0 | 1 | 0 | 0 | 0 | 0 | | | | | | | - | | | | MG | E99 | | 000 | 0 0 0 | 0<br>0<br>0 | 0<br>0<br>0 | 1<br>1<br>1 | 1<br>1<br>1 | 1<br>1<br>1 | 1<br>1<br>1 | _ | 1 1 1 1 | 1<br>1<br>1 | 1<br>1<br>1 | 1<br>1<br>1 | 1<br>1<br>1 | 0<br>0<br>1<br>1 | 0<br>1<br>0 | | | | | | | - | | | | | | Character code bits 0 to 3 correspond to CGRAM address bits 3 to 6. CGRAM address bits 0 to 2 designate the character pattern line position. The 8th line is the cursor position and display is performed by logical OR with the cursor. Data in the 8th position will appear in the cursor position. Character pattern column positions correspond to CGRAM data bits 0 to 4, as shown in Fig.6. As shown in Figs 6 and 7, CGRAM character patterns are selected when character code bits 4 to 7 are all logic 0. CGRAM data = logic 1 corresponds to selection for display. Only bits 0 to 5 of the CGRAM address are set by the 'set CGRAM address' command. Bit 6 can be set using the 'set DDRAM address' command in the valid address range or by using the auto-increment feature during CGRAM write. All bits 0 to 6 can be read using the 'read busy flag and address counter' command; see Table 7. Fig.7 Relationship between CGRAM addresses and data and display patterns. # LCD controllers/drivers # PCF2103 family # LCD controllers/drivers # PCF2103 family # LCD controllers/drivers # PCF2103 family # LCD controllers/drivers PCF2103 family #### 7.15 Reset function The PCF2103 automatically initializes (resets) when power is turned on. The reset executes a 'clear display' instruction, requiring 165 oscillator cycles. After the reset the chip has the state shown in Table 5. Table 5 State after reset | STEP | INSTRUCTION | RESET STATE (BIT/REGISTER) | RESET STATE (DESCRIPTION) | |------|--------------------------------------|---------------------------------------------------------------------------------|----------------------------| | 1 | clear display | | | | 2 | entry mode set | I/D = 1 | +1 (increment) | | | | S = 0 | no shift | | 3 | display control | D = 0 | display off | | | | C = 0 | cursor off | | | | B = 0 | cursor character blink off | | 4 | function set | DL = 1 | 8-bit interface | | | | M = 0 | 1-line display | | | | H = 0 | normal instruction set | | 5 | | the Busy Flag (BF) indicates the busy<br>chip may also be initialized by softwa | | | 6 | icon control | IM, IB = 00 | icons/icon blink disabled | | 7 | display/screen configuration | L, P, Q = 000 | default configurations | | 8 | I <sup>2</sup> C-bus interface reset | | | ### LCD controllers/drivers # PCF2103 family #### 8 INSTRUCTIONS Only two PCF2103 registers, the Instruction Register (IR) and the Data Register (DR) can be directly controlled by the microcontroller. Before internal operation, control information is stored temporarily in these registers to allow interface to various types of microcontrollers which operate at different speeds or to allow interface to peripheral control ICs. The format for instructions when I<sup>2</sup>C-bus control is used is shown in Table 6. The PCF2103 operation is controlled by the instructions given in Table 7 together with their execution time. Details are explained in subsequent sections. Instructions are of 4 types, those that: - 1. Designate PCF2103 functions such as display format, data length, etc. - 2. Set internal RAM addresses - 3. Perform data transfer with internal RAM - 4. Others. In normal use, instructions that perform data transfer with internal RAM are used most frequently. However, automatic incrementing by 1 (or decrementing by 1) of internal RAM addresses after each data write lessens the microcontroller program load. The display shift in particular can be performed concurrently with display data write, enabling the designer to develop systems in minimum time with maximum programming efficiency. During internal operation, no instruction other than the 'read busy flag and address counter' instruction will be executed. Because the busy flag is set to logic 1 while an instruction is being executed, the user should verify that the busy flag is at logic 0 before sending the next instruction or wait for the maximum instruction execution time, as given in Table 7. An instruction sent while the busy flag is logic 1 will not be executed. **Table 6** Instruction set for I<sup>2</sup>C-bus commands | | | CO | NTRO | DL B | YTE | | | | | CC | MMAI | ND BY | TE | | | I <sup>2</sup> C-BUS COMMANDS | |----|----|----|------|------|-----|---|---|-----|-----|-----|------|-------|-----|-----|-----|-------------------------------| | Со | RS | 0 | 0 | 0 | 0 | 0 | 0 | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | note 1 | #### Note 1. $R/\overline{W}$ is set together with the slave address. # LCD controllers/drivers # PCF2103 family | INSTRUCTION | RS | R/W | DB7 | R/W DB7 DB6 | DB5 | DB5 DB4 D | DB3 | DB2 | DB1 | DB0 | DESCRIPTION | REQUIRED<br>CLOCK<br>CYCLES | |------------------------------------------|----|-----|-----|-------------|-----|------------|------|-----|-----|-----|--------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------| | H = 0 or 1 | | | | | | | | | | | | | | NOP | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | no operation | က | | Function set | 0 | 0 | 0 | 0 | ~ | П | 0 | Σ | 0 | I | sets interface Data Length (DL) and number of display lines (M); extended instruction set control (H) | က | | Read busy flag<br>and address<br>counter | 0 | - | BF | | | | AC | | | | reads the Busy Flag (BF) indicating internal operating is being performed and reads address counter contents | 0 | | Read data | 1 | - | | | | read data | data | | | | reads data from CGRAM or DDRAM | က | | Write data | 1 | 0 | | | | write data | data | | | | writes data from CGRAM or DDRAM | 3 | | H=0 | | | | | | | | | | | | | | Clear display | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | _ | clears entire display and sets DDRAM address 0 in address counter | 165 | | Return home | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | - | 0 | sets DDRAM address 0 in address counter; also returns shifted display to original position; DDRAM contents remain unchanged | က | | Entry mode set | 0 | 0 | 0 | 0 | 0 | 0 | 0 | - | 2 | တ | sets cursor move direction and specifies shift of display; these operations are performed during data write and read | က | | Display control | 0 | 0 | 0 | 0 | 0 | 0 | _ | ۵ | ပ | Ф | sets entire display on/off (D), cursor on/off (C) and blink of cursor position character (B); D = 0 (display off) puts chip into power-down mode | က | | Cursor/display<br>shift | 0 | 0 | 0 | 0 | 0 | - | S/C | R/L | 0 | 0 | moves cursor and shifts display without changing DDRAM contents | က | | Set CGRAM<br>address | 0 | 0 | 0 | _ | | | AcG | ပ္ | | | sets CGRAM address; bit 6 is to be set by the command 'set DDRAM address'; look at the description of the commands | က | | Set DDRAM address | 0 | 0 | - | | | | Арр | | | | sets DDRAM address | 8 | 1998 May 11 18 Table 7 Instruction set with parallel bus commands; note 1 # LCD controllers/drivers # PCF2103 family | INSTRUCTION RS R/W DB7 DB6 | RS | R/W | DB7 | | DB5 | DB4 | DB5 DB4 DB3 DB2 DB1 | DB2 | | DB0 | DESCRIPTION | REQUIRED<br>CLOCK<br>CYCLES | |----------------------------|----|-----|-----|---|-----|-----|---------------------|-----|----------|-----|-------------------------------------|-----------------------------| | H=1 | | | | | | | | | | | | | | Reserved | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | - | do not use | ı | | Screen<br>configuration | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | - | _ | set screen configuration | က | | Display<br>configuration | 0 | 0 | 0 | 0 | 0 | 0 | 0 | _ | ۵ | Ø | set display configuration | က | | Icon control | 0 | 0 | 0 | 0 | 0 | 0 | _ | ≥ | <u>B</u> | 0 | set icon mode (IM), icon blink (IB) | ဇ | | Reserved | 0 | 0 | 0 | 0 | 0 | _ | × | × | × | × | do not use | I | | Reserved | 0 | 0 | 0 | _ | × | × | × | × | × | × | do not use | ı | | Reserved | 0 | 0 | _ | × | × | × | × | × | × | × | do not use | ı | | Note | | | | | | | | | | | | | 1998 May 11 19 # LCD controllers/drivers # PCF2103 family Table 8 Specification of mnemonics used in Table 7 | BIT | LOGIC 0 | LOGIC 1 | |-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------| | I/D | decrement | increment | | S | display freeze | display shift | | D | display off | display on | | С | cursor off | cursor on | | В | cursor character blink off: character at cursor position does not blink | cursor character blink on: character at cursor position blinks | | S/C | cursor move | display shift | | R/L | left shift | right shift | | DL | 4 bits | 8 bits | | Н | use basic instruction set | use extended instruction set | | L (ignored, if M = 1) | left/right screen: standard connection (as in PCF2114); 1st 12 characters of 24: columns are from 1 to 60; 2nd 12 characters of 24: columns are from 1 to 60 | left/right screen: mirrored connection (as in PCF2116); 1st 12 characters of 24: columns are from 1 to 60; 2nd 12 characters of 24: columns are from 60 to 1 | | Р | column data: left to right (as in PCF2116); column data is displayed from 1 to 60 | column data: right to left;<br>column data is displayed from 60 to 1 | | Q | row data: top to bottom (as in PCF2116);<br>row data is displayed from 1 to 16 and icon row<br>data is in 17 and 18 | row data: bottom to top;<br>row data is displayed from 16 to 1 and icon<br>row data is in 18 and 17 | | IM | character mode; full display | icon mode; only icons displayed | | IB | icon blink disabled | icon blink enabled | | М | 1-line by 24 display | 2-line by 12 display | | $C_0$ | last control byte; see Table 6 | another control byte follows after data/command | ### LCD controllers/drivers # PCF2103 family # LCD controllers/drivers # PCF2103 family #### 8.1 Clear display 'Clear display' writes character code 20H into all DDRAM addresses (the character pattern for character code 20H must be a blank pattern), sets the DDRAM address counter to logic 0 and returns display to its original position if it was shifted. Thus, the display disappears and the cursor or blink position goes to the left edge of the display. Sets entry mode I/D = 1 (increment mode). S of entry mode does not change. The instruction 'clear display' requires extra execution time. This may be allowed by checking the Busy Flag (BF) or by waiting until the 165 clock cycles have elapsed. The latter must be applied where no read-back options are foreseen, as in some Chip-On-Glass (COG) applications. #### 8.2 Return home 'Return home' sets the DDRAM address counter to logic 0 and returns display to its original position if it was shifted. DDRAM contents do not change. The cursor or blink position goes to the left of the first display line. I/D and S of entry mode do not change. #### 8.3 Entry mode set #### 8.3.1 I/D When I/D = 1 (0) the DDRAM or CGRAM address increments (decrements) by 1 when data is written into or read from the DDRAM or CGRAM. The cursor or blink position moves to the right when incremented and to the left when decremented. The cursor underline and cursor character blink are inhibited when the CGRAM is accessed. #### 8.3.2 S When S=1, the entire display shifts either to the right (I/D=0) or to the left (I/D=1) during a DDRAM write. Thus it looks as if the cursor stands still and the display moves. The display does not shift when reading from the DDRAM, or when writing into or reading out of the CGRAM. When S=0 the display does not shift. ### LCD controllers/drivers # PCF2103 family #### 8.4 Display control (and partial power-down mode) #### 8.4.1 D The display is on when D = 1 and off when D = 0. Display data in the DDRAM are not affected and can be displayed immediately by setting D to logic 1. When the display is off (D = 0) the chip is in partial power-down mode: - The LCD outputs are connected to V<sub>SS</sub> - · Bias generator is turned off. 3 oscillator cycles are required after sending the 'display off' instruction to ensure all outputs are at $V_{SS}$ , afterwards OSC can be stopped. If the oscillator is running during partial power-down mode ('display off') the chip can still execute instructions. Even lower current consumption is obtained by inhibiting the oscillator (OSC = $V_{SS}$ ). To ensure $I_{DD}$ < 2 $\mu$ A the parallel bus pins DB7 to DB0 should be connected to $V_{DD}$ ; RS and R/W to $V_{DD}$ or left open-circuit and PD to $V_{DD}$ . Recovery from power-down mode: put PD back to logic 0, if necessary put OSC back to $V_{DD}$ and send a 'display control' instruction with D = 1 to enable the display again. #### 8.4.2 C The cursor is displayed when C = 1 and inhibited when C = 0. Even if the cursor disappears, the display functions I/D, etc. remain in operation during display data write. The cursor is displayed using 5 dots in the 8th line (see Fig.5). #### 8.4.3 B The character indicated by the cursor blinks when B = 1. The cursor character blink is displayed by switching between display characters and all dots on with a period of approximately 1 s, with $$f_{BLINK} = \frac{f_{osc}}{52224}$$ The cursor underline and the cursor character blink can be set to display simultaneously. #### 8.5 Cursor or display shift 'Cursor/display shift' moves the cursor position or the display to the right or left without writing or reading display data. This function is used to correct a character or move the cursor through the display. In 2-line displays, the cursor moves to the next line when it passes the last position (40) of the line. When the displayed data is shifted repeatedly all lines shift at the same time; displayed characters do not shift into the next line. The Address Counter (AC) content does not change if the only action performed is shift display, but increments or decrements with the 'cursor shift'. #### 8.6 Function set #### 8.6.1 DL (PARALLEL MODE ONLY) Sets interface data width. Data is sent or received in bytes (DB7 to DB0) when DL = 1 or in two nibbles (DB7 to DB4) when DL = 0. When 4-bit width is selected, data is transmitted in two cycles using the parallel bus. In a 4-bit application DB3 to DB0 should be left open-circuit (internal pull-ups). Hence in the first 'function set' instruction after power-on N and H are set to logic 1. A second 'function set' must then be sent (2 nibbles) to set N and H to their required values. 'Function set' from the $I^2C$ -bus interface sets the DL bit to logic 1. #### 8.6.2 M Chooses either 1-line by 24 display (M = 0) or 2-line by 12 display (M = 1). #### 8.6.3 H When H = 0 the chip can be programmed via the standard 11 instruction codes used in the PCF2116 and other LCD controllers. When H = 1 the extended range of instructions will be used. These are mainly for controlling the display configuration and the icons. #### 8.7 Set CGRAM address 'Set CGRAM address' sets bits 5 to 0 of the CGRAM address $A_{CG}$ into the address counter (binary A[5] to A[0]). Data can then be written to or read from the CGRAM. Attention: the CGRAM address uses the same address register as the DDRAM address and consists of 7 bits (binary A[6] to A[0]). With the 'set CGRAM address' command, only bits 5 down to 0 are set. Bit 6 can be set using the 'set DDRAM address' command first, or by using the auto-increment feature during CGRAM write. All bits 6 to 0 can be read using the 'read busy flag and address counter' command. When writing to the lower part of the CGRAM, ensure that bit 6 of the address is not set (e.g. by an earlier DDRAM write or read action). ### LCD controllers/drivers # PCF2103 family #### 8.8 Set DDRAM address 'Set DDRAM address' sets the DDRAM address A<sub>DD</sub> into the address counter (binary A[6] to A[0]). Data can then be written to or read from the DDRAM. #### 8.9 Read busy flag and address counter 'Read busy flag and address counter' reads the Busy Flag (BF) and Address Counter (AC). BF = 1 indicates that an internal operation is in progress. The next instruction will not be executed until BF = 0, so BF should be checked before sending another instruction. At the same time, the value of the address counter expressed in binary A[6] to A[0] is read out. The address counter is used by both CGRAM and DDRAM, and its value is determined by the previous instruction. #### 8.10 Write data to CGRAM or DDRAM 'Write data' writes binary 8-bit data D[7] to D[0] to the CGRAM or the DDRAM. Whether the CGRAM or DDRAM is to be written into is determined by the previous 'set CGRAM address' or 'set DDRAM address' command. After writing, the address automatically increments or decrements by 1, in accordance with the entry mode. Only bits D[4] to D[0] of CGRAM data are valid, bits D[7] to D[5] are 'don't care'. #### 8.11 Read data from CGRAM or DDRAM 'Read data' reads binary 8-bit data D[7] to D[0] from the CGRAM or DDRAM. The most recent 'set address' command determines whether the CGRAM or DDRAM is to be read. The 'read data' instruction gates the content of the Data Register (DR) to the bus while pin E is HIGH. After pin E goes LOW again, internal operation increments (or decrements) the AC and stores RAM data corresponding to the new AC into the DR. It should be noted that there are only three instructions that update the Data Register (DR). These are: - · 'set CGRAM address' - · 'set DDRAM address' - 'read data' from CGRAM or DDRAM. Other instructions (e.g. 'write data', 'cursor/display shift', 'clear display', 'return home') do not modify the data register content. # 8.12 Extended function set instructions and features #### 8.12.1 NEW INSTRUCTIONS H = 1 sets the chip into alternate instruction set mode. #### 8.12.2 ICON CONTROL The PCF2103 can drive up to 120 icons. See Fig.14 for CGRAM to icon mapping. #### 8.12.3 IM When IM = 0 the chip is in character mode. In character mode characters and icons are driven (mux 1 : 18). When IM = 1 the chip is in icon mode. In icon mode only the icons are driven (mux 1 : 2). #### 8.12.4 IB Icon blink control is independent of the cursor/character blink function. When IB = 0 icon blink is disabled. Icon data is stored in CGRAM character 0 to 2 ( $3 \times 8 \times 5 = 120$ bits for 120 icons). When IB = 1 icon blink is enabled. In this case each icon is controlled by two bits. Blink consists of two half phases (corresponding to the cursor on and off phases called even and odd phases hereafter). Icon states for the even phase are stored in CGRAM characters 0 to 2 ( $3 \times 8 \times 5 = 120$ bits for 120 icons). These bits also define the icon state when the icon blink is not used. Icon states for the odd phase are stored in CGRAM character 4 to 6 (another 120 bits for the 120 icons). When icon blink is disabled CGRAM characters 4 to 6 may be used as normal CGRAM characters. ### LCD controllers/drivers # PCF2103 family Table 9 Blink effect for icons and cursor character blink | PARAMETER | EVEN PHASE | ODD PHASE | |------------------------|----------------------------------|----------------------------------| | Cursor underline | on | off | | Cursor character blink | block (all on) | normal (display character) | | Icons | state 1: CGRAM characters 0 to 2 | state 2: CGRAM characters 4 to 6 | MGG001 CGRAM data bit = logic 1 turns the icon on, data bit = logic 0 turns the icon off. Data in character codes 0 to 2 define the icon states when icon blink is disabled or during the even phase when icon blink is enabled. Data in character codes 4 to 6 define the icon state during the odd phase when icon blink is enabled (not used for icons when icon blink is disabled). Fig.14 CGRAM-to-icon mapping. ### LCD controllers/drivers # PCF2103 family #### 8.12.5 SCREEN CONFIGURATION The default value for L is logic 0. In the event of L = 0 the two halves of a split screen are connected in a standard way i.e. column 1/61, 2/62 to 60/120. In the event of L = 1 the two halves of a split screen are connected in a mirrored way i.e. column 1/120, 2/119 to 60/61. This allows single layer PCB or glass layout. #### 8.12.6 DISPLAY CONFIGURATION The default value for P and Q is logic 0. P = 1 mirrors the column data whereas Q = 1 mirrors the row data. #### 8.12.7 REDUCING CURRENT CONSUMPTION Reducing current consumption can be achieved by one of the options mentioned in Table 10. Table 10 Reducing current consumption | ORIGINAL MODE | ALTERNATIVE MODE | |----------------|-----------------------------| | Character mode | icon mode (control bit IM) | | Display on | display off (control bit D) | #### 9 INTERFACE TO MICROCONTROLLER #### 9.1 Parallel interface The PCF2103 can send data in either two 4-bit operations or one 8-bit operation and can thus interface to 4-bit or 8-bit microcontrollers. In 8-bit mode data is transferred as 8-bit bytes using the 8 data lines DB7 to DB0. Three further control lines E, RS and $R/\overline{W}$ are required; see Table 1. In 4-bit mode data is transferred in two cycles of 4 bits each using pins DB7 to DB4 for transaction. The higher order bits (corresponding to DB7 to DB4 in 8-bit mode) are sent in the first cycle and the lower order bits (DB3 to DB0 in 8-bit mode) in the second. Data transfer is complete after two 4-bit data transfers. Note that two cycles are also required for the busy flag check. 4-bit operation is selected by instruction. See Figs 11 to 14 for examples of bus protocol. In 4-bit mode pins DB3 to DB0 must be left open-circuit. They are pulled up to $\ensuremath{V_{DD}}$ internally. ### LCD controllers/drivers # PCF2103 family #### 9.2 I<sup>2</sup>C-bus interface #### 9.2.1 CHARACTERISTICS OF THE I<sup>2</sup>C-BUS The I<sup>2</sup>C-bus is for bidirectional, two-line communication between different ICs or modules. The two lines are a serial data line (SDA) and a Serial Clock Line (SCL). Both lines must be connected to a positive supply via a pull-up resistor. Data transfer may be initiated only when the bus is not busy. Each byte of eight bits is followed by an acknowledge bit. The acknowledge bit is a HIGH-level signal put on the bus by the transmitter during which time the master generates an extra acknowledge related clock pulse. A slave receiver which is addressed must generate an acknowledge after the reception of each byte. Also a master receiver must generate an acknowledge after the reception of each byte that has been clocked out of the slave transmitter. The device that acknowledges must pull down the SDA line during the acknowledge clock pulse, so that the SDA line is stable LOW during the HIGH period of the acknowledge related clock pulse (set-up and hold times must be taken into consideration). A master receiver must signal an end of data to the transmitter by not generating an acknowledge on the last byte that has been clocked out of the slave. In this event the transmitter must leave the data line HIGH to enable the master to generate a STOP condition. #### 9.2.2 I<sup>2</sup>C-BUS PROTOCOL Before any data is transmitted on the I<sup>2</sup>C-bus, the device which should respond is addressed first. The addressing is always carried out with the first byte transmitted after the start procedure. The I<sup>2</sup>C-bus configuration for the different PCF2103 read and write cycles is shown in Figs 20 to 21. The slow down feature of the I<sup>2</sup>C-bus protocol (receiver holds SCL low during internal operations) is not used in the PCF2103. #### 9.2.3 DEFINITIONS - Transmitter: the device which sends the data to the bus - Receiver: the device which receives the data from the bus - Master: the device which initiates a transfer, generates clock signals and terminates a transfer - · Slave: the device addressed by a master - Multi-master: more than one master can attempt to control the bus at the same time without corrupting the message - Arbitration: procedure to ensure that, if more than one master simultaneously tries to control the bus, only one is allowed to do so and the message is not corrupted - Synchronization: procedure to synchronize the clock signals of two or more devices. ### LCD controllers/drivers # PCF2103 family # LCD controllers/drivers # PCF2103 family # LCD controllers/drivers # PCF2103 family ### LCD controllers/drivers # PCF2103 family # LCD controllers/drivers PCF2103 family #### **10 LIMITING VALUES** In accordance with the Absolute Maximum Rating System (IEC 134). | SYMBOL | PARAMETER | MIN. | MAX. | UNIT | |--------------------------------------------------------|------------------------------------------------------------------|------|------------------------|------| | $V_{DD}$ | supply voltage | -0.5 | +6.5 | V | | $V_{LCD}$ | LCD supply voltage | -0.5 | +7.5 | V | | V <sub>I(1)</sub> | input voltage on pins OSC, RS, R/W, E and DB7 to DB0 | -0.5 | V <sub>DD</sub> + 0.5 | V | | V <sub>I(2)</sub> | input voltage on pins SCL and SDA | -0.5 | +6.5 | V | | V <sub>O</sub> | output voltage on pins R1 to R18, C1 to C60 and V <sub>LCD</sub> | -0.5 | V <sub>LCD</sub> + 0.5 | V | | I <sub>I</sub> | DC input current | -10 | +10 | mA | | Io | DC output current | -10 | +10 | mA | | I <sub>DD</sub> , I <sub>SS</sub> and I <sub>LCD</sub> | V <sub>DD</sub> , V <sub>SS</sub> or V <sub>LCD</sub> current | -50 | +50 | mA | | P <sub>tot</sub> | total power dissipation | _ | 400 | mW | | P/out | power dissipation per output | _ | 100 | mW | | T <sub>stg</sub> | storage temperature | -65 | +150 | °C | #### 11 HANDLING Inputs and outputs are protected against electrostatic discharge in normal handling. However, to be totally safe, it is desirable to take normal precautions appropriate to handling MOS devices (see "Handling MOS Devices"). # LCD controllers/drivers # PCF2103 family ### 12 DC CHARACTERISTICS $V_{DD} = 1.8 \text{ to } 5.5 \text{ V}; \ V_{SS} = 0 \text{ V}; \ V_{LCD} = 2.2 \text{ to } 6.5 \text{ V}; \ T_{amb} = -40 \text{ to } +85 \text{ }^{\circ}\text{C}; \ unless otherwise specified.}$ | SYMBOL | PARAMETER | CONDITIONS | MIN. | TYP. | MAX. | UNIT | |----------------------|---------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|------|-----------------------|------| | Supplies | | | | | • | | | $V_{DD}$ | supply voltage | | 1.8 | _ | 5.5 | V | | $V_{LCD}$ | LCD supply voltage | | 2.2 | _ | 6.5 | V | | I <sub>SS</sub> | supply current | note 1 | _ | 60 | 120 | μΑ | | | | V <sub>DD</sub> = 3 V; V <sub>LCD</sub> = 5 V;<br>notes 1 and 2 | _ | 45 | 80 | μΑ | | | | icon mode; $V_{DD} = 3 \text{ V}$ ; $V_{LCD} = 2.5 \text{ V}$ ; notes 1 and 2 | _ | 25 | 45 | μΑ | | | | power-down mode;<br>$V_{DD} = 3 \text{ V}; V_{LCD} = 2.5 \text{ V};$<br>DB7 to DB0,<br>RS and R/ $\overline{W}$ = 1;<br>OSC = 0; PD = 1; note 1 | _ | 2 | 6 | μΑ | | V <sub>POR</sub> | power-on reset voltage | note 3 | _ | 1.3 | 1.6 | V | | Logic | | | | | • | | | V <sub>IL</sub> | LOW-level input voltage on pins T1, E, RS, R/W, DB7 to DB0 and SA0 | | 0 | _ | 0.3V <sub>DD</sub> | V | | V <sub>IH</sub> | HIGH-level input voltage on pins T1, E, RS, R/W, DB7 to DB0 and SA0 | | 0.7V <sub>DD</sub> | _ | V <sub>DD</sub> | V | | V <sub>IL(PD)</sub> | LOW-level input voltage on pin PD | | 0 | _ | 0.2V <sub>DD</sub> | V | | $V_{\text{IH(PD)}}$ | HIGH-level input voltage on pin PD | | 0.8V <sub>DD</sub> | _ | V <sub>DD</sub> | V | | V <sub>IL(OSC)</sub> | LOW-level input voltage on pin OSC | | 0 | _ | V <sub>DD</sub> – 1.5 | V | | V <sub>IH(OSC)</sub> | HIGH-input voltage on pin OSC | | V <sub>DD</sub> - 0.1 | _ | V <sub>DD</sub> | V | | I <sub>OL(DB)</sub> | LOW-level output current on pins DB7 to DB0 | V <sub>OL</sub> = 0.4 V; V <sub>DD</sub> = 5 V | 1.6 | 4 | _ | mA | | I <sub>OH(DB)</sub> | HIGH-level output current on pins DB7 to DB0 | V <sub>OH</sub> = 4 V; V <sub>DD</sub> = 5 V | -1 | -8 | - | mA | | I <sub>pu</sub> | pull-up current on<br>pins DB7 to DB0 | V <sub>I</sub> = V <sub>SS</sub> | 0.04 | 0.12 | 1 | μΑ | | IL | leakage current on pins OSC, E, RS, R/W, DB7 to DB0 and SA0 | $V_I = V_{DD}$ or $V_{SS}$ | -1 | _ | +1 | μΑ | ### LCD controllers/drivers # PCF2103 family | SYMBOL | PARAMETER | CONDITIONS | MIN. | TYP. | MAX. | UNIT | |------------------------|------------------------------------------------|------------------------------------------------|--------------------|------|--------------------|------| | I <sup>2</sup> C-bus | | | | • | | | | SDA AND S | SCL | | | | | | | V <sub>IL</sub> | LOW-level input voltage | | 0 | _ | 0.3V <sub>DD</sub> | V | | V <sub>IH</sub> | HIGH-level input voltage | | 0.7V <sub>DD</sub> | _ | 5.5 | V | | IL | input leakage current | $V_I = V_{DD}$ or $V_{SS}$ | -1 | _ | +1 | μΑ | | C <sub>i</sub> | input capacitance | note 4 | _ | _ | 10 | pF | | I <sub>OL</sub> | LOW-level output current pin SDA | V <sub>OL</sub> = 0.4 V; V <sub>DD</sub> = 5 V | 3 | _ | _ | mA | | LCD outp | uts | • | • | | | • | | R <sub>o(ROW)</sub> | row output resistance on pins R1 to R18 | note 5 | _ | 10 | 30 | kΩ | | R <sub>o(COL)</sub> | column output resistance on pins C1 to C60 | note 5 | _ | 15 | 40 | kΩ | | V <sub>bias(tol)</sub> | bias tolerance on pins R1 to R18 and C1 to C60 | note 6 | _ | 20 | 130 | mV | #### **Notes** - 1. LCD outputs are open-circuit; inputs at $V_{\mbox{\scriptsize DD}}$ or $V_{\mbox{\scriptsize SS}};$ bus inactive. - 2. $T_{amb} = 25$ °C; $f_{osc} = 200$ kHz. - 3. Resets all logic when $V_{DD} < V_{POR}$ ; 3 oscillator clock cycles required. - 4. Tested on sample basis. - 5. Resistance of output terminals (R1 to R18 and C1 to C60) with a load current of 20 $\mu$ A; outputs measured one at a time. - 6. LCD outputs open-circuit. ### LCD controllers/drivers PCF2103 family #### 13 AC CHARACTERISTICS $V_{DD}$ = 1.8 to 5.5 V; $V_{SS}$ = 0 V; $V_{LCD}$ = 2.2 – 6.5 V; $T_{amb}$ = –40 to +85 °C; unless otherwise specified. | SYMBOL | PARAMETER | CONDITIONS | MIN. | TYP. | MAX. | UNIT | |-----------------------|-----------------------------------------------------------------|-------------------------|-------|------|------|------| | f <sub>fr(LCD)</sub> | LCD frame frequency (internal clock) | V <sub>DD</sub> = 5.0 V | 45 | 81 | 147 | Hz | | f <sub>osc</sub> | oscillator frequency (not available at any pin) | | 140 | 250 | 450 | kHz | | f <sub>osc(ext)</sub> | external clock frequency | | 140 | _ | 450 | kHz | | t <sub>OSCST</sub> | oscillator start-up time after PD going from logic 1 to logic 0 | | _ | 200 | 300 | μs | | Bus timin | g characteristics: parallel interface; note 1 | • | | | • | • | | WRITE OPE | RATION (WRITING DATA FROM MICROCONTROLLER TO | PCF2103); see F | ig.23 | | | | | T <sub>en(cy)</sub> | enable cycle time | | 500 | _ | _ | ns | | t <sub>W(en)</sub> | enable pulse width | | 220 | _ | _ | ns | | t <sub>su(A)</sub> | address set-up time | | 50 | _ | _ | ns | | t <sub>h(A)</sub> | address hold time | | 25 | _ | _ | ns | | t <sub>su(D)</sub> | data set-up time | | 60 | _ | _ | ns | | t <sub>h(D)</sub> | data hold time | | 25 | _ | _ | ns | | READ OPER | RATION (READING DATA FROM PCF2103 TO MICROCO | NTROLLER); see F | ig.24 | | • | | | T <sub>en(cy)</sub> | enable cycle time | | 500 | _ | _ | ns | | t <sub>W(en)</sub> | enable pulse width | | 220 | _ | _ | ns | | t <sub>su(A)</sub> | address set-up time | | 50 | _ | _ | ns | | t <sub>h(A)</sub> | address hold time | | 25 | _ | _ | ns | | $t_{d(D)}$ | data delay time | | _ | _ | 150 | ns | | $t_{h(D)}$ | data hold time | | 20 | _ | 100 | ns | | Timing ch | aracteristics: I <sup>2</sup> C-bus interface; note 1 | | | | | | | f <sub>SCL</sub> | SCL clock frequency | | _ | _ | 400 | kHz | | t <sub>LOW</sub> | SCL clock LOW period | | 1.3 | _ | _ | μs | | t <sub>HIGH</sub> | SCL clock HIGH period | | 0.6 | _ | _ | μs | | t <sub>SU;DAT</sub> | data set-up time | | 100 | _ | _ | ns | | t <sub>HD;DAT</sub> | data hold time | | 0 | _ | _ | ns | | t <sub>r</sub> | SCL and SDA rise time | | _ | _ | 300 | ns | | t <sub>f</sub> | SCL and SDA fall time | | _ | _ | 300 | ns | | C <sub>B</sub> | capacitive bus line load | | _ | _ | 400 | pF | | t <sub>SU;STA</sub> | set-up time for a repeated START condition | | 0.6 | _ | _ | μs | | t <sub>HD;STA</sub> | START condition hold time | | 0.6 | _ | _ | μs | | t <sub>SU;STO</sub> | set-up time for STOP condition | | 0.6 | _ | _ | μs | | t <sub>SW</sub> | tolerable spike width on bus | | - | _ | 50 | ns | #### Note 1. All timing values are valid within the operating supply voltage and ambient temperature range and are referenced to $V_{IL}$ and $V_{IH}$ with an input voltage swing of $V_{SS}$ to $V_{DD}$ . ### LCD controllers/drivers # PCF2103 family #### 14 TIMING CHARACTERISTICS 1998 May 11 #### LCD controllers/drivers ## PCF2103 family #### 15 APPLICATION INFORMATION 37 1998 May 11 Product specification Philips Semiconductors #### LCD controllers/drivers ## PCF2103 family 1998 May 11 #### LCD controllers/drivers #### PCF2103 family # 15.1 4-bit operation, 1-line display using internal reset The program must set functions prior to 4-bit operation; Table 11 shows an example. When power is turned on, 8-bit operation is automatically selected and the PCF2103 attempts to perform the first write as an 8-bit operation. Since nothing is connected to DB0 to DB3, a rewrite is then required. However, since one operation is completed in two accesses of 4-bit operation, a rewrite is required to set the functions (see Table 11 step 3). Thus, DB4 to DB7 of the 'function set' are written twice. # 15.2 8-bit operation, 1-line display using internal reset Table 12 shows an example of a 1-line display in 8-bit operation. The PCF2103 functions must be set by the 'function set' instruction prior to display. Since the DDRAM can store data for 80 characters, the RAM can be used for advertising displays when combined with display shift operation. Since the display shift operation changes display position only and DDRAM contents remain unchanged, display data entered first can be displayed when the 'return home' operation is performed. #### 15.3 8-bit operation, 2-line display For a 2-line display, the cursor automatically moves from the first to the second line after the 40th digit of the first line has been written. Thus, if there are only 8 characters in the first line, the DDRAM address must be set after the eighth character is completed (see Table 6). It should be noted that both lines of the display are always shifted together; data does not shift from one line to the other. #### 15.4 I<sup>2</sup>C-bus operation, 1-line display A control byte is required with most commands (see Table 15). Table 11 4-bit operation, 1-line display example; using internal reset | STEP | | | INSTRU | JCTION | | | DISPLAY | OPERATION | |------|----------|------------------|---------|--------|-----------|-------|---------|--------------------------------------------------------------------------------------------| | 1 | 1 ' | supply ernal res | • | | initializ | ed by | | initialized; no display appears | | 2 | functio | n set | | | | | | | | | RS | $R/\overline{W}$ | DB7 | DB6 | DB5 | DB4 | | sets to 4-bit operation; in this instance operation | | | 0 | 0 | 0 | 0 | 1 | 0 | | is handled as 8-bit by initialization and only this instruction completes with one write | | 3 | functio | n set | | | | | | | | | 0 | 0 | 0 | 0 | 1 | 0 | | sets to 4-bit operation, selects 1-line display and | | | 0 | 0 | 0 | 0 | 0 | 0 | | $V_{LCD} = V_0$ ; 4-bit operation starts from this point and resetting is needed | | 4 | display | on/off | control | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | _ | turns on display and cursor; entire display is | | | 0 | 0 | 1 | 1 | 1 | 0 | | blank after initialization | | 5 | entry r | node se | t | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | _ | sets mode to increment the address by 1 and to | | | 0 | 0 | 0 | 1 | 1 | 0 | | shift the cursor to the right at the time of write to the DD/CGRAM; display is not shifted | | 6 | 'write o | data' to | CGRAM | 1/DDRA | M | | | | | | 1 | 0 | 0 | 1 | 0 | 1 | P_ | writes 'P'; the DDRAM has already been selected | | | 1 | 0 | 0 | 0 | 0 | 0 | | by initialization at power-on; the cursor is incremented by 1 and shifted to the right | ### LCD controllers/drivers # PCF2103 family | OPERATION | initialized; no display appears | | sets to 8-bit operation, selects 1-line display | | | turns on display and cursor; entire display is blank after initialization | | sets mode to increment the address by 1 and to shift the cursor to the right at the time of the write to the DD/CGRAM; display is not shifted | | writes 'P'; the DDRAM has already been selected by | initialization at power-on; the cursor is incremented by 1 and shifted to the right | | | | | | | | sets mode for display shift at the time of write | | 90 | | | | | | |-----------|-----------------------------------------|--------------|-------------------------------------------------|-----|-----------------------------|---------------------------------------------------------------------------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|----------------------------------------------------|-------------------------------------------------------------------------------------|----------------------------|------------|---------|---|----------------------------|--------------|----------------|--------------------------------------------------|----------------------------|--------------|----------------------------|------------|----|---|---| | | initialized | | sets to 8- | | | turns on dis<br>initialization | | sets mode<br>cursor to a<br>DD/CGR/ | | writes 'P'; | initializatik<br>and shifte | | writes 'H' | | | | writes 'S' | | sets mode | | writes space | | writes 'M' | | | | | DISPLAY | | | | | | ı | | ı | | ₫ ً | | | PH_ | _ | _ | | PHILIPS_ | | PHILIPS_ | | HILIPS_ | | ILIPS M_ | _ | _ | _ | | | set | | DB0 | 0 | | 0 | | 0 | | 0 | | | 0 | | | | _ | | _ | | 0 | | _ | | | | | | ernal re | | DB1 | 0 | | _ | | <del>-</del> | | 0 | | | 0 | | | | <del>-</del> | | _ | | 0 | | 0 | | | | | | the inte | | DB2 | 0 | | ~ | | <b>←</b> | | 0 | | | 0 | | | | 0 | | _ | | 0 | | _ | | | | | - | initialized by the internal reset | | DB3 | 0 | | ~ | | 0 | | 0 | | | 1 | | | | 0 | | 0 | | 0 | | _ | | | | | CTION | nitializ | | DB4 | _ | | 0 | | 0 | | _ | | | 0 | | | | <del>-</del> | | 0 | | 0 | _ | 0 | | | | | INSTRU | 03 is i | | DB5 | _ | <u>5</u> | 0 | | 0 | DRAN | 0 | | DRAN | 0 | | | DRAN | 0 | | 0 | DRAN | _ | DRAN | 0 | | | | | 2 | PCF21 | | DB6 | 0 | ff cont | 0 | | 0 | SAM/D | _ | | SAM/D | 1 | | | SAM/D | _ | | 0 | RAM/D | 0 | SAM/D | _ | | | | | | l) on (l | | R/W DB7 DB6 | 0 | e on/o | 0 | set | 0 | o CGF | 0 | | O CGF | 0 | | | O CGF | 0 | set | 0 | to CGF | 0 | to CGF | 0 | | | | | | power supply on (PCF2103 is i function) | function set | RS R/W | 0 0 | display mode on/off control | 0 | entry mode set | 0 | write data' to CGRAM/DDRAN | 0 | | write data' to CGRAM/DDRAN | 0 | | | write data' to CGRAM/DDRAN | 0 | entry mode set | 0 0 | write data' to CGRAM/DDRAN | 0 | write data' to CGRAM/DDRAM | 0 | | | | | STEP | 1<br>Po | 2 fur | <u>~</u> | | 3 dis | 0 | 4 en | 0 | M, 2 | | | , <sub>w</sub> | | 7 to 11 | | 12 w | | 13 en | | 14<br>W | _ | IM, 91 | | 16 | | | ## LCD controllers/drivers # PCF2103 family | 1 | | | | | 1 | | | | | | | | i di di | |------|--------|----------------------|--------|-------------|----------------------------|------|-------|-----|---|-----|----------|-----------|----------------------------------------------------------------------| | SIEP | | | | | INSIRU | 1002 | CIION | | | | | DISPLAT | OPERALION | | 17 | write, | data' | to CG | <b>3RAM</b> | write data' to CGRAM/DDRAM | J.W. | | | | | | | | | | _ | 0 | 0 | _ | 0 | 0 | Υ- | _ | | | | MICROKO | writes 'O' | | 18 | curso | cursor/display shift | lay sh | ij. | | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | _ | 0 | 0 | | 0 0 | | MICROKO | shifts only the cursor position to the left | | 19 | curso | cursor/display shift | lay sh | ij | | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | _ | 0 | | 0 | 0 0 | <u> </u> | MICROKO | shifts only the cursor position to the left | | 20 | write. | data' | to CG | <b>3RAM</b> | write data' to CGRAM/DDRAM | M. | | | | | | | | | | _ | 0 | 0 | _ | 0 | 0 | 0 | 0 ( | | _ | | ICROKO | writes 'C' correction; the display moves to the left | | 21 | curso | cursor/display shift | lay sh | ii. | | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | _ | τ- | _ | | 0 0 | | MICROKO | shifts the display and cursor to the right | | 22 | curso | cursor/display shift | lay sh | iit | | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | _ | 0 | 1 | | 0 0 | 0 | MICROCO | shifts only the cursor to the right | | 23 | write, | data' | to CG | <b>SRAM</b> | write data' to CGRAM/DDRAN | ۸M | | | | | | | | | | _ | 0 | 0 | _ | 0 | 0 | τ- | | _ | 0 1 | | ICROCOM | writes 'M' | | 24 | | | | | | | | | | | | _ | | | | | | | | | | | | | | | _ | | | | | | | | | | | | | | | _ | | | 25 | retur | return home | Ф | | | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | | 0 | | 2 | 0 | PHILIPS M | returns both display and cursor to the original position (address 0) | | | | | | | | | | | | | | | | ### LCD controllers/drivers # PCF2103 family | STEP | INSTRUCTION DISPLAY | OPERATION | |------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------| | _ | power supply on (PCF2103 is initialized by the internal reset function) | initialized; no display appears | | 2 | function set RS R/W DB7 DB6 DB5 DB4 DB3 DB2 DB1 DB0 0 0 0 1 1 0 0 0 0 | sets to 8-bit operation, selects 1-line display | | က | display mode on/off control 0 0 0 0 0 1 1 1 0 | turns on display and cursor; entire display is blank after initialization | | 4 | o 0 0 0 0 0 1 1 0 0 0 0 0 0 0 0 0 0 0 0 | sets mode to increment the address by 1 and to shift the cursor to the right at the time of the write to the DD/CGRAM; display is not shifted | | 5 | set CGRAM address 0 0 0 0 0 0 0 0 0 0 0 - | sets the CGRAM address to position of character 0; the CGRAM is selected | | 9 | 'write data' to CGRAM/DDRAM 1 0 0 0 1 0 1 | writes data to CGRAM for icon even phase; icons appear | | 7 | | | | ∞ | set CGRAM address 0 0 0 1 1 1 0 0 0 0 - | sets the CGRAM address to position of character 4; the CGRAM is selected | | 6 | 'write data' to CGRAM/DDRAM 1 0 0 0 1 0 1 | writes data to CGRAM for icon odd phase | | 10 | | | | 11 | function set 0 0 0 0 1 1 0 0 0 1 | sets H = 1 | | 12 | icon control 0 0 0 0 0 1 0 1 0 _ | icons blink | | 13 | function set 0 0 0 0 1 1 0 0 0 1 _ | sets H = 0 | 1998 May 11 42 Table 13 8-bit operation, 1-line display and icon example; using internal reset (character set 'A') ## LCD controllers/drivers # PCF2103 family | STEP | | | | <b>=</b> | INSTRU | JCTION | Z | | | | DISPLAY | OPERATION | |----------|-----------------------------|---------|-------|----------|--------|--------|-------|-----|----------------------|---|-------------------|----------------------------------------------------------------------| | 14 | set DDRAM address | ZAM. | addre | SS | | | | | | | | | | | 0 | 0 | ~ | 0 | 0 | 0 | 0 | 0 0 | 0 | 0 | | sets the DDRAM address to the first position; DDRAM is selected | | 15 | 'write data' to CGRAM/DDRAM | ata' tc | CGF | SAM/D | DRAN | _ | | | | | | | | | <b>~</b> | 0 | 0 | _ | 0 | ~ | 0 | 0 | 1 0 0 0 0 <b>P</b> _ | 0 | ۵ ا | writes 'P'; the cursor is incremented by 1 and shifted to the right | | 16 | 'write data' to CGRAM/DDRAM | ata' tc | CGF | RAM/D | DRAN | | | | | | | | | | _ | 0 0 | 0 | _ | 0 | 0 | _ | 0 | 0 1 0 0 0 <b>PH</b> | 0 | PH | writes 'H' | | 17 to 20 | | | | | | | | | | | | | | 21 | return home | ome | | | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 0 0 | 0 | - | 0 | 0 <u>P</u> HILIPS | returns both display and cursor to the original position (address 0) | ### LCD controllers/drivers # PCF2103 family | INSTRUCTION DISPLAY OPERATION | power supply on (PCF2103 is initialized by the internal reset | | sets to 8-bit operation; selects 2-line display and voltage generator off | DB4 DB3 DB2 DB1 DB0 | 1 1 0 0 0 | turns on display and cursor; entire display is blank after initialization | 0 1 1 1 0 | sets mode to increment the address by 1 and to shift the cursor to the right at the time of write to the CG/DDRAM; | 0 0 1 1 0 display is not shifted | writes 'P'; the DDRAM has already been selected by | and shifted to the right | | | | writes 'S' | 1 0 0 1 1 PHILIPS_ | sets DDRAM address to position the cursor at the head of | PHILIPS | _ 0 0 0 0 0 | l writes 'M' | PHILIPS | 0 1 1 0 1 M_ | | | |-------------------------------|---------------------------------------------------------------|-------|---------------------------------------------------------------------------|----------------------|-----------|---------------------------------------------------------------------------|-----------|--------------------------------------------------------------------------------------------------------------------|----------------------------------|----------------------------------------------------|--------------------------|---|---|---|----------------------------|--------------------|----------------------------------------------------------|-------------|-------------|------------------------------|---------|--------------|---|---| | | initialized; | | sets to 8-k<br>generator | | | turns on d<br>initializatio | | sets mode cursor to t | display is | writes 'P'; | and shifte | | | | writes 'S' | | sets DDR, | the 2nd lir | | writes 'M' | | | | | | DISPLAY | | | | | | I | | ! | | | <b>-</b> | _ | _ | _ | | PHILIPS | | PHILIPS | I | | PHILIPS | | _ | _ | | | reset | | | DB0 | 0 | | 0 | | 0 | | 0 | | | | | ~ | | | 0 | | | 1 | | | | | ternal | | | | 0 | | _ | | _ | | 0 | | | | | ~ | | | 0 | | | 0 | | | | | the in | | | | 0 | | ~ | | ~ | | 0 | | | | | 0 | | | 0 | | | _ | | | | z | zed by | | | | _ | | ~ | | 0 | | 0 | | | | | 0 | | | 0 | | | _ | | | | UCTIC | initiali | | | | _ | | 0 | | 0 | ⋝ | ~ | | | | Σ | ~ | | | 0 | Ş | | 0 | | | | NSTR | 103 is | | | DB5 | _ | | 0 | | 0 | DDRA | 0 | | | | DDRA | 0 | | | 0 | DDR/ | | 0 | | | | _ | (PCF2 | | | DB6 | 0 | ıtrol | 0 | | 0 | RAM/ | ~ | | | | RAM/ | _ | ess | | _ | RAM/ | | _ | | | | | ply on | | ±: | $R/\overline{W}$ DB7 | 0 | off cor | 0 | e set | 0 | to CG | 0 | | | | to CG | 0 | V addr | | _ | to CG | | 0 | | | | | er sup | tion) | function set | | 0 | display on/off control | 0 | entry mode set | 0 | write data' to CGRAM/DDRAM | 0 | | | | write data' to CGRAM/DDRAM | 0 | set DDRAM address | | 0 | 'write data' to CGRAM/ DDRAM | | 0 | | | | | ≥ | 2 | <u>ا</u> 2 | RS | 0 | Sp | 0 | <del>[</del> | 0 | ļŧ, | <del>-</del> | | | | Ϋ́ | _ | et | | 0 | Ϋ́Ε | | _ | l | | ## LCD controllers/drivers # PCF2103 family | STEP | | | | = | INSTRUCTION | UCTIK | N | | | | DISPLAY | OPERATION | |------|-----------------------------|----------|-------|--------------|-------------|-------|---|---|-----|--------------|----------|------------------------------------------------------------------| | 20 | 'write data' to CGRAM/DDRAM | ata' tα | o CGF | RAM/[ | <b>JDRA</b> | ⋝ | | | | | | writes 'O' | | | | | | | | | | | | | PHILIPS | | | | _ | 0 | 0 | <del>-</del> | 0 | 0 | _ | _ | _ | <del>-</del> | MICROCO | | | 21 | 'write data' to CGRAM/DDRAM | lata' tα | o CGF | ZAM/[ | <b>JDRA</b> | ⋝ | | | | | | sets mode for display shift at the time of write | | | | | | | | | | | | | PHILIPS | | | | 0 | 0 | 0 | 0 0 | 0 | 0 | 0 | _ | 1 1 | <del>-</del> | MICROCO | | | 22 | 'write data' to CGRAM/DDRAM | ata' τ | o CGF | RAM/[ | <b>JDRA</b> | ⋝ | | | | | | writes 'M'; display is shifted to the left; the first and second | | | | | | | | | | | | | HILIPS | lines shift together | | | _ | 0 | 0 | _ | 0 | 0 | _ | _ | 0 | _ | ICROCOM_ | | | 23 | | | | | | | | | | | _ | | | | | | | | | | | | | | _ | | | | | | | | | | | | | | _ | | | 24 | return home | home | | | | | | | | | | returns both display and cursor to the original position | | | | | | | | | | | | | PHILIPS | (address 0) | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | _ | 0 | MICROCOM | | ### LCD controllers/drivers ## PCF2103 family | | | 5 | | , | 5 | (S. J.) | 6 | | 6000 | (, , , , , , , , , , , , , , , , , , , | |------|----------------------------------------|----------|--------------|----------|-------|--------------|-------------|-----|----------|---------------------------------------------------------------------------------| | STEP | | | INST | INSTRUCT | NOIL | | | | DISPLAY | OPERATION | | ~ | I <sup>2</sup> C-bus start | | | | | | | | | initialized; no display appears | | 2 | slave address for write | ss for | write | | | | | | | | | | SA6 SA5 | SA4 | SA4 SA3 | SA2 | SA1 | SA0 | SA0 R/W | Ack | | during the acknowledge cycle SDA will be pulled-down by the | | | 0 1 | _ | _ | 0 | _ | 0 | 0 | _ | | PCF2103 | | 3 | send a control byte for 'function set' | ol byt | e for 'f | unctio | n seť | | | | | | | | Co RS | 0 | 0 | 0 | 0 | 0 | 0 | Ack | | control byte sets RS for following data bytes | | | 0 0 | 0 | 0 | 0 | 0 | 0 | 0 | _ | | | | 4 | function set | | | | | | | | | | | | DB7 DB6 DB5 DB4 | DB5 | | DB3 | DB2 | DB1 | DB0 | Ack | | selects 1-line display; SCL pulse during acknowledge cycle | | | 0 0 | _ | × | 0 | 0 | 0 | 0 | _ | | starts execution of instruction | | 2 | display on/off control | ff cont | lo l | | | | | | | | | | DB7 DB6 | DB5 DB4 | | DB3 | DB2 | DB1 | DB0 | Ack | | turns on display and cursor; entire display shows character 20H | | | 0 | 0 | 0 | _ | _ | _ | 0 | _ | | (blank in ASCII-like character sets) | | 9 | entry mode set | set | | | | | | | | | | | DB7 DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | Ack | | sets mode to increment the address by 1 and to shift the cursor | | | 0 0 | 0 | 0 | 0 | _ | <del>-</del> | 0 | _ | | to the right at the time of write to the DDRAM or CGRAM; display is not shifted | | 7 | I <sup>2</sup> C-bus start | <b>L</b> | | | | | | | | | | | | | | | | | | | | for writing data to DDRAM, RS must be set to 1; therefore a | | ∞ | slave address for write | ss for | write | | | | | | | | | | SA6 SA5 | SA4 SA3 | | SA2 | SA1 | SA0 | SA0 R/W Ack | Ack | | | | | 0 | _ | <del>-</del> | 0 | ~ | 0 | 0 | _ | | | | ဝ | send a control byte for 'write | ol byt | e for 'v | vrite da | data' | | | | | | | | Co RS | 0 | 0 | 0 | 0 | 0 | 0 | Ack | | | | | 0 1 | 0 | 0 | 0 | 0 | 0 | 0 | _ | | | | 10 | write data' to DDRAM | o DDF | SAM | | | | | | | | | | DB7 DB6 | DB5 DB4 | | DB3 | DB2 | DB1 | DB0 | Ack | | writes 'P'; the DDRAM has been selected at power-up; the | | | 0 1 | 0 | - | 0 | 0 | 0 | 0 | _ | <b>ا</b> | cursor is incremented by 1 and shifted to the right | ## LCD controllers/drivers # PCF2103 family | STEP | INSTRUCTION | DISPLAY | OPERATION | |----------|-------------------------------------------------------------------------------------------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 17 | data' to DDRAM | | | | | 7 DB6 DB5 DB4 DB3 DB2 DB1 DB0 Ack | | writes 'H' | | | 0 1 0 0 1 0 0 0 1 | PH_ | | | 12 to 15 | | _ | | | | | _ | | | | | _ | | | | | | | | 16 | 'write data' to DDRAM | | | | | DB7 DB6 DB5 DB4 DB3 DB2 DB1 DB0 Ack | | writes 'S' | | | 0 1 0 1 0 0 1 1 1 | PHILIPS_ | | | 17 | (optional I <sup>2</sup> C-bus stop) I <sup>2</sup> C-bus start + slave address for write (as step 8) | PHILIPS_ | | | 18 | control byte | | | | | Co RS 0 0 0 0 0 0 Ack | | | | | 1 0 0 0 0 0 0 0 1 | PHILIPS_ | | | 19 | return home | | | | | DB7 DB6 DB5 DB4 DB3 DB2 DB1 DB0 Ack | | sets DDRAM address 0 in address counter (also returns shifted | | | 0 0 0 0 0 0 1 0 1 | <u>P</u> HILIPS | display to original position; DDRAM contents unchanged); this instruction does not update the Data Register (DR) | | 20 | I <sup>2</sup> C-bus start | PHILIPS | | | 21 | slave address for read | | | | | SA6 SA5 SA4 SA3 SA2 SA1 SA0 R/W Ack | | during the acknowledge cycle the content of the DR is loaded | | | 0 1 1 1 0 1 0 1 1 | P <u>H</u> ILIPS | into the internal I <sup>2</sup> C-bus interface to be shifted out; in the | | | | | previous instruction neitner a 'set address' nor a 'read data' has been performed; therefore the content of the DR was unknown; R/W has to be set to logic 1 while still in I <sup>2</sup> C-bus write mode | | 22 | control byte for read | | | | | Co RS 0 0 0 0 0 0 Ack | | DDRAM content will be read from following instructions | | | 0 1 1 0 0 0 0 0 0 1 | PHILIPS | | | | | | | #### LCD controllers/drivers ## PCF2103 family | STEP | INSTRUCTION | DISPLAY | OPERATION | |------|------------------------------------------------------|---------|--------------------------------------------------------------------------------------------------| | 23 | 'read data': 8 x SCL + master acknowledge; note 2 | | | | | DB7 DB6 DB5 DB4 DB3 DB2 DB1 DB0 Ack | | 8 × SCL; content loaded into interface during previous | | | SHIFIPS O X X X X X X X X X X X X X X X X X X | PHILIPS | acknowledge cycle is shifted out over SDA; MSB is DB7; during | | | | - | master acknowledge content of DDRAM address 01 is loaded into the I <sup>2</sup> C-bus interface | | 24 | 'read data': 8 × SCL + master acknowledge; note 2 | | | | | DB7 DB6 DB5 DB4 DB3 DB2 DB1 DB0 Ack | | 8 × SCL; code of letter 'H' is read first; during master | | | 0 1 0 0 1 0 0 0 0 PHILIPS | PHILIPS | acknowledge code of 'l' is loaded into the I2C-bus interface | | 25 | 'read data': 8 × SCL + no master acknowledge; note 2 | | | | | DB7 DB6 DB5 DB4 DB3 DB2 DB1 DB0 Ack | | no master acknowledge; after the content of the I <sup>2</sup> C-bus | | | 0 1 0 0 1 0 0 1 1 PHILIPS | PHILIPS | interface register is shifted out no internal action is performed; | | | | | no new data is loaded to the interface register, Data Register | | | | | (DK) is not updated, Address Counter (AC) is not incremented and cursor is not shifted | | 26 | I <sup>2</sup> C-bus stop | PHILIPS | | | | | | | Notes X = don't care. 2. SDA is left at high-impedance by the microcontroller during the read acknowledge. ### LCD controllers/drivers ## PCF2103 family | nnot be checked on set (interface (interf | nterface (note 1) | DESCRIPTION | | | DB3 DB2 DB1 DB0 BF cannot be checked before this instruction | X X X X tunction set (interface is 8 bits long) | | | | DB3 DB2 DB1 DB0 BF cannot be checked before this instruction | X X X X tunction set (interface is 8 bits long) | | | | DB3 DB2 DB1 DB0 BF cannot be checked before this instruction | X X X X Innction set (interface is 8 bits long) | BF can be checked after the following instructions; when BF is not checked, the waiting time between instructions is the specified instruction time (see Table 4) | DB3 DB2 DB1 DB0 function set (interface is 8 bits long); specify the number of display lines | 0 M 0 H | 1 0 0 0 display off | 0 0 0 1 clear display | 0 1 I/D S entry mode set | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|-------------|----------|---------------------|--------------------------------------------------------------|-------------------------------------------------|---|-----------|---|--------------------------------------------------------------|-------------------------------------------------|---|---------|---|--------------------------------------------------------------|-------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|---------|---------------------|-----------------------|--------------------------|---------|--| | | | | | | | | | | | | | | | | | | | | I | 0 | <b>-</b> | | | | | | ote 1) | | | | | × | | | | | × | | | | | × | | | 0 | 0 | 0 | I/D | | | | ж д д д д д д д д д д д д д д д д д д д | ace (nc | | | | | × | | | | | × | | | | | × | | | Σ | 0 | 0 | _ | | | | ж д д д д д д д д д д д д д д д д д д д | t interfa | | | | | × | | | | | × | | | | | × | | | 0 | _ | 0 | 0 | | | | ж д д д д д д д д д д д д д д д д д д д | n, 8-bi | EP | | POR | DB4 | _ | _ | | _ | DB4 | _ | _ | | _ | DB4 | _ | | DB4 | - | 0 | 0 | 0 | | | | ж д д д д д д д д д д д д д д д д д д д | structio | S | | bove V | DB5 | - | | | | DB5 | _ | | | | DB5 | _ | | DB5 | _ | 0 | 0 | 0 | | | | ж д д д д д д д д д д д д д д д д д д д | shy ins | | 'n state | rises al | DB6 | 0 | | | | DB6 | 0 | | ω. | | DB6 | 0 | | DB6 | 0 | 0 | 0 | 0 | | | | ж д д д д д д д д д д д д д д д д д д д | lizatior | | ınknow | r V <sub>DD</sub> I | DB7 | 0 | | | | DB7 | 0 | | n 40 μ | | DB7 | 0 | | DB7 | 0 | 0 | 0 | 0 | spu | | | ж д д д д д д д д д д д д д д д д д д д | 6 Initia | | on or L | ms afte | R | 0 | | ms | | R/M | 0 | | ore tha | | R/W | 0 | | R/M | 0 | 0 | 0 | 0 | ation e | | | STEP | <u>e</u> 1 | | wer- | wait 2 r | RS | 0 | | wait 2 ms | | RS | 0 | | ait m | | RS | 0 | | RS | 0 | 0 | 0 | 0 | itializ | | Note $1 \times A = don't care$ ### LCD controllers/drivers ## PCF2103 family | | | STEP | | | DESCRIPTION | |---------------------------|--------------------------|-------------------------------------------------------|-----|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Power-on or unknown state | unknown s | state | | | | | | | | | | | | Wait 2 ms aft | ter V <sub>DD</sub> rise | ms after V <sub>DD</sub> rises above V <sub>POR</sub> | POR | | | | | | _ | | | | | RS R/ | R/W DB7 | 9BQ / | DB5 | DB4 | BF cannot be checked before this instruction | | 0 | 0 0 | 0 | 1 | 1 | function set (interface is 8 bits long) | | | | _ | | | | | Wait 2 ms | | | | | | | | | _ | | | | | RS R/ | R/W DB7 | 7 DB6 | DB5 | DB4 | BF cannot be checked before this instruction | | 0 | 0 0 | 0 | 1 | 1 | function set (interface is 8 bits long) | | | | _ | | | | | Wait 40 µs | | | | | | | | | _ | | | | | RS R/ | R/W DB7 | 7 DB6 | DB5 | DB4 | BF cannot be checked before this instruction | | 0 | 0 0 | 0 | _ | _ | function set (interface is 8 bits long) | | | | _ | | | BF can be checked after the following instructions; when BF is not checked, the waiting time between instructions is the specified instruction time (see Table 4) | | RS R/ | R/W DB7 | 7 DB6 | DB5 | DB4 | function set (set interface to 4 bits long) | | 0 | 0 0 | 0 | _ | 0 | interface is 8 bits long | | 0 | 0 0 | 0 | ~ | 0 | function set (interface is 4 bits long) | | 0 | 0 0 | Σ | 0 | I | specify number of display lines | | 0 | 0 0 | 0 | 0 | 0 | | | 0 | 0 1 | 0 | 0 | 0 | display off | | 0 | 0 0 | 0 | 0 | 0 | clear display | | 0 | 0 0 | 0 | 0 | 7 | | | 0 | 0 0 | 0 | 0 | 0 | entry mode set | | 0 | 0 0 | _ | Q/I | S | | | | | _ | | | | | Initialization ends | ends | | | | | #### LCD controllers/drivers ## PCF2103 family #### 16 BONDING PAD LOCATIONS #### LCD controllers/drivers ## PCF2103 family **Table 18** Bonding pad locations (dimensions in $\mu$ m). All x/y coordinates are referenced to centre of chip (see Fig.29) | omp (see rig.23) | | | | | |-------------------------|-----|-------------|-------------|--| | SYMBOL | PAD | Х | Υ | | | V <sub>DD</sub> (dummy) | 105 | -1228 | -1414 | | | $V_{DD}$ | 1 | -1048 | -1414 | | | OSC | 2 | -958 | -1414 | | | PD | 3 | -868 | -1414 | | | T1 | 4 | -778 | -1414 | | | V <sub>SS</sub> | 5 | -688 | -1414 | | | $V_{LCD}$ | 6 | <b>-516</b> | -1414 | | | R9 | 7 | -349 | -1414 | | | R10 | 8 | -259 | -1414 | | | R11 | 9 | -169 | -1414 | | | R12 | 10 | -79 | -1414 | | | R13 | 11 | 11 | -1414 | | | R14 | 12 | 101 | -1414 | | | R15 | 13 | 191 | -1414 | | | R16 | 14 | 281 | -1414 | | | R18 | 15 | 371 | -1414 | | | C60 | 16 | 461 | -1414 | | | C59 | 17 | 551 | -1414 | | | C58 | 18 | 641 | -1414 | | | C57 | 19 | 731 | -1414 | | | C56 | 20 | 821 | -1414 | | | C55 | 21 | 911 | -1414 | | | C54 | 22 | 1001 | -1414 | | | C53 | 23 | 1091 | -1414 | | | C53 (dummy) | 24 | 1181 | -1414 | | | C52 (dummy) | 25 | 1344 | -1254 | | | C52 | 26 | 1344 | -1164 | | | C51 | 27 | 1344 | -1074 | | | C50 | 28 | 1344 | -948 | | | C49 | 29 | 1344 | -812 | | | C48 | 30 | 1344 | -722 | | | C47 | 31 | 1344 | -632 | | | C46 | 32 | 1344 | -542 | | | C45 | 33 | 1344 | <b>-452</b> | | | C44 | 34 | 1344 | -362 | | | C43 | 35 | 1344 | -272 | | | C42 | 36 | 1344 | -182 | | | C41 | 37 | 1344 | -92 | | | SYMBOL | PAD | Х | Y | |-------------|-----|------------|------| | C40 | 38 | 1344 | -2 | | C39 | 39 | 1344 | 88 | | C38 | 40 | 1344 | 178 | | C37 | 41 | 1344 | 268 | | C36 | 42 | 1344 | 358 | | C35 | 43 | 1344 | 448 | | C34 | 44 | 1344 | 538 | | C33 | 45 | 1344 | 628 | | C32 | 46 | 1344 | 718 | | C31 | 47 | 1344 | 808 | | C30 | 48 | 1344 | 898 | | C29 | 49 | 1344 | 1070 | | C28 | 50 | 1344 | 1160 | | C28 (dummy) | 51 | 1344 | 1250 | | C27 (dummy) | 52 | 1262 | 1414 | | C27 | 53 | 1172 | 1414 | | C26 | 54 | 1082 | 1414 | | C25 | 55 | 992 | 1414 | | C24 | 56 | 902 | 1414 | | C23 | 57 | 805 | 1414 | | C22 | 58 | 715 | 1414 | | C21 | 59 | 625 | 1414 | | C20 | 60 | 535 | 1414 | | C19 | 61 | 445 | 1414 | | C18 | 62 | 355 | 1414 | | C17 | 63 | 265 | 1414 | | C16 | 64 | 175 | 1414 | | C15 | 65 | 85 | 1414 | | C14 | 66 | <b>-</b> 5 | 1414 | | C13 | 67 | <b>-95</b> | 1414 | | C12 | 68 | -185 | 1414 | | C11 | 69 | -275 | 1414 | | C10 | 70 | -446 | 1414 | | C9 | 71 | -536 | 1414 | | C8 | 72 | -626 | 1414 | | C7 | 73 | -716 | 1414 | | C6 | 74 | -806 | 1414 | | C5 | 75 | -896 | 1414 | ### LCD controllers/drivers # PCF2103 family | SYMBOL | PAD | Х | Υ | |--------------|-----|-------|-----------| | C4 | 76 | -986 | 1414 | | C3 | 77 | -1076 | 1414 | | C3 (dummy) | 78 | -1166 | 1414 | | C2 (dummy) | 79 | -1344 | 1303 | | C2 | 80 | -1344 | 1213 | | C1 | 81 | -1344 | 1123 | | R8 | 82 | -1344 | 1033 | | R7 | 83 | -1344 | 943 | | R6 | 84 | -1344 | 853 | | R5 | 85 | -1344 | 763 | | R4 | 86 | -1344 | 673 | | R3 | 87 | -1344 | 583 | | R2 | 88 | -1344 | 493 | | R1 | 89 | -1344 | 403 | | R17 | 90 | -1344 | 313 | | SCL | 91 | -1344 | 131 | | SDA | 92 | -1344 | <b>-9</b> | | Е | 93 | -1344 | -195 | | RS | 94 | -1344 | -289 | | RW | 95 | -1344 | -382 | | DB7 | 96 | -1344 | -476 | | DB6 | 97 | -1344 | -572 | | DB5 | 98 | -1344 | -668 | | DB4 | 99 | -1344 | -765 | | DB3 | 100 | -1344 | -861 | | DB2 | 101 | -1344 | -957 | | DB1 | 102 | -1344 | -1054 | | DB0 | 103 | -1344 | -1150 | | DB0 (dummy) | 104 | -1344 | -1240 | | Rec. Pat. C1 | | 1335 | -1405 | | Rec. Pat. C2 | | -1335 | 1405 | | Rec. Pat. F | | -1340 | -1397 | Table 19 Bump specifications | PARAMETER | SPECIFICATION | UNIT | |------------------------------|-------------------------|------| | Bump variant | N | _ | | Туре | galvanic; pure<br>aurum | _ | | Bump width | 60 ±6 | μm | | Bump length | 90 ±6 | μm | | Bump height | 17.5 ±5 | μm | | Height difference in one die | <2 | μm | | Convex deformation | <5 | μm | | Pad size; aluminium | 80 × 100 | μm | | Passivation opening CBB | 46 × 76 | μm | | Wafer thickness | 380 ±25 | μm | | Minimum pitch | 90 | μm | #### LCD controllers/drivers PCF2103 family #### 17 DEFINITIONS | Data sheet status | | |---------------------------|---------------------------------------------------------------------------------------| | Objective specification | This data sheet contains target or goal specifications for product development. | | Preliminary specification | This data sheet contains preliminary data; supplementary data may be published later. | | Product specification | This data sheet contains final product specifications. | | Limiting values | | Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability. #### **Application information** Where application information is given, it is advisory and does not form part of the specification. #### 18 LIFE SUPPORT APPLICATIONS These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips for any damages resulting from such improper use or sale. #### 19 PURCHASE OF PHILIPS I2C COMPONENTS Purchase of Philips I<sup>2</sup>C components conveys a license under the Philips' I<sup>2</sup>C patent to use the components in the I<sup>2</sup>C system provided the system conforms to the I<sup>2</sup>C specification defined by Philips. This specification can be ordered using the code 9398 393 40011. ## LCD controllers/drivers # PCF2103 family **NOTES** # Philips Semiconductors – a worldwide company Argentina: see South America Australia: 34 Waterloo Road, NORTH RYDE, NSW 2113, Tel. +61 2 9805 4455, Fax. +61 2 9805 4466 Austria: Computerstr. 6, A-1101 WIEN, P.O. Box 213, Tel. +43 160 1010, Fax. +43 160 101 1210 Belarus: Hotel Minsk Business Center, Bld. 3, r. 1211, Volodarski Str. 6, 220050 MINSK, Tel. +375 172 200 733, Fax. +375 172 200 773 **Belgium:** see The Netherlands **Brazil:** see South America Bulgaria: Philips Bulgaria Ltd., Energoproject, 15th floor, 51 James Bourchier Blvd., 1407 SOFIA, Tel. +359 2 689 211, Fax. +359 2 689 102 Canada: PHILIPS SEMICONDUCTORS/COMPONENTS, Tel. +1 800 234 7381 China/Hong Kong: 501 Hong Kong Industrial Technology Centre, 72 Tat Chee Avenue, Kowloon Tong, HONG KONG, Tel. +852 2319 7888, Fax. +852 2319 7700 Colombia: see South America Czech Republic: see Austria Denmark: Prags Boulevard 80, PB 1919, DK-2300 COPENHAGEN S, Tel. +45 32 88 2636, Fax. +45 31 57 0044 **Finland:** Sinikalliontie 3, FIN-02630 ESPOO, Tel. +358 9 615800, Fax. +358 9 61580920 France: 51 Rue Carnot, BP317, 92156 SURESNES Cedex, Tel. +33 1 40 99 6161. Fax. +33 1 40 99 6427 Germany: Hammerbrookstraße 69, D-20097 HAMBURG, Tel. +49 40 23 53 60, Fax. +49 40 23 536 300 Greece: No. 15, 25th March Street, GR 17778 TAVROS/ATHENS, Tel. +30 1 4894 339/239, Fax. +30 1 4814 240 Hungary: see Austria India: Philips INDIA Ltd, Band Box Building, 2nd floor, 254-D, Dr. Annie Besant Road, Worli, MUMBAI 400 025, Tel. +91 22 493 8541, Fax. +91 22 493 0966 Indonesia: PT Philips Development Corporation, Semiconductors Division, Gedung Philips, Jl. Buncit Raya Kav.99-100, JAKARTA 12510, Tel. +62 21 794 0040 ext. 2501, Fax. +62 21 794 0080 Ireland: Newstead, Clonskeagh, DUBLIN 14, Tel. +353 1 7640 000, Fax. +353 1 7640 200 Israel: RAPAC Electronics, 7 Kehilat Saloniki St, PO Box 18053, TEL AVIV 61180, Tel. +972 3 645 0444, Fax. +972 3 649 1007 Italy: PHILIPS SEMICONDUCTORS, Piazza IV Novembre 3, 20124 MILANO, Tel. +39 2 6752 2531, Fax. +39 2 6752 2557 **Japan:** Philips Bldg 13-37, Kohnan 2-chome, Minato-ku, TOKYO 108-8507, Tel. +81 3 3740 5130, Fax. +81 3 3740 5077 Korea: Philips House, 260-199 Itaewon-dong, Yongsan-ku, SEOUL, Tel. +82 2 709 1412, Fax. +82 2 709 1415 Malaysia: No. 76 Jalan Universiti, 46200 PETALING JAYA, SELANGOR, Tel. +60 3 750 5214, Fax. +60 3 757 4880 Mexico: 5900 Gateway East, Suite 200, EL PASO, TEXAS 79905, Tel. +9-5 800 234 7381 Middle East: see Italy Netherlands: Postbus 90050, 5600 PB EINDHOVEN, Bldg. VB, Tel. +31 40 27 82785, Fax. +31 40 27 88399 New Zealand: 2 Wagener Place, C.P.O. Box 1041, AUCKLAND, Tel. +64 9 849 4160, Fax. +64 9 849 7811 **Norway:** Box 1, Manglerud 0612, OSLO, Tel. +47 22 74 8000, Fax. +47 22 74 8341 Pakistan: see Singapore **Philippines:** Philips Semiconductors Philippines Inc., 106 Valero St. Salcedo Village, P.O. Box 2108 MCC, MAKATI, Metro MANILA, Tel. +63 2 816 6380, Fax. +63 2 817 3474 **Poland:** UI. Lukiska 10, PL 04-123 WARSZAWA, Tel. +48 22 612 2831, Fax. +48 22 612 2327 Portugal: see Spain Romania: see Italy Russia: Philips Russia, UI. Usatcheva 35A, 119048 MOSCOW, Tel. +7 095 755 6918, Fax. +7 095 755 6919 Singapore: Lorong 1, Toa Payoh, SINGAPORE 319762, Tel. +65 350 2538, Fax. +65 251 6500 Slovakia: see Austria Slovenia: see Italy South Africa: S.A. PHILIPS Pty Ltd., 195-215 Main Road Martindale, 2092 JOHANNESBURG, P.O. Box 7430 Johannesburg 2000, Tel. +27 11 470 5911, Fax. +27 11 470 5494 **South America:** Al. Vicente Pinzon, 173, 6th floor, 04547-130 SÃO PAULO, SP, Brazil, Tel. +55 11 821 2333, Fax. +55 11 821 2382 **Spain:** Balmes 22, 08007 BARCELONA, Tel. +34 93 301 6312, Fax. +34 93 301 4107 Sweden: Kottbygatan 7, Akalla, S-16485 STOCKHOLM, Tel. +46 8 5985 2000, Fax. +46 8 5985 2745 Switzerland: Allmendstrasse 140, CH-8027 ZÜRICH, Tel. +41 1 488 2741 Fax. +41 1 488 3263 **Taiwan:** Philips Semiconductors, 6F, No. 96, Chien Kuo N. Rd., Sec. 1, TAIPEI, Taiwan Tel. +886 2 2134 2865, Fax. +886 2 2134 2874 Thailand: PHILIPS ELECTRONICS (THAILAND) Ltd., 209/2 Sanpavuth-Bangna Road Prakanong, BANGKOK 10260, Tel. +66 2 745 4090, Fax. +66 2 398 0793 Turkey: Talatpasa Cad. No. 5, 80640 GÜLTEPE/ISTANBUL, Tel. +90 212 279 2770, Fax. +90 212 282 6707 Ukraine: PHILIPS UKRAINE, 4 Patrice Lumumba str., Building B, Floor 7, 252042 KIEV, Tel. +380 44 264 2776, Fax. +380 44 268 0461 United Kingdom: Philips Semiconductors Ltd., 276 Bath Road, Hayes, MIDDLESEX UB3 5BX, Tel. +44 181 730 5000, Fax. +44 181 754 8421 United States: 811 East Arques Avenue, SUNNYVALE, CA 94088-3409, Tel. +1 800 234 7381 **Uruguay:** see South America **Vietnam:** see Singapore Yugoslavia: PHILIPS, Trg N. Pasica 5/v, 11000 BEOGRAD, Tel. +381 11 625 344, Fax.+381 11 635 777 **For all other countries apply to:** Philips Semiconductors, International Marketing & Sales Communications, Building BE-p, P.O. Box 218, 5600 MD EINDHOVEN, The Netherlands, Fax. +31 40 27 24825 © Philips Electronics N.V. 1998 SCA60 All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner. The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent- or other industrial or intellectual property rights. Printed in The Netherlands 415106/1200/01/pp56 Date of release: 1998 May 11 Document order number: 9397 750 02649 Let's make things better. Internet: http://www.semiconductors.philips.com