# **PG001M**

## *PARALLEL-TO-SERIAL DATA CONVERTER*



The PG001M CMOS IC converts parallel-data signals from a lowcost, 8-bit microprocessor or microcontroller into a serial-data format compatible with the SLA7042M and SLA7044M power multi-chip modules to drive unipolar PWM, high-current stepper motors. The converter provides for five basic modes of operation: 1) normal, two-phase, full step (100% torque vector), 2) two-phase 'boosted' torque (141% torque vector), 3) half-step, constant torque operation (using a 2-1-2 output switching), 4) quarter-stepping utilizing ratioed currents for constant torque, and  $5)$  microstepping ( $1/8$ <sup>th</sup> steps) for quiet, smooth, resonance-free motor performance.

The PG001M is supplied in a low-cost 16-pin dual in-line plastic package. It is rated for continuous operation over the temperature range of  $-20^{\circ}$ C to  $+85^{\circ}$ C.

#### **ABSOLUTE MAXIMUM RATINGS**



*protection but are susceptible to damage if [exposed to extr](http://pdf.dzsc.com/)emely high static electrical charges.*

#### **FEATURES**

- Intended For Use With SLA7042M or SLA7044M Microstepping, Unipolar PWM, High-Current Motor Drivers
- Supports Five Stepper-Motor Operating Modes
- µP-Compatible Inputs

Always order by complete part number, **PG001M .**







#### **FUNCTIONAL BLOCK DIAGRAM**

#### **TRUTH TABLE**







## **ELECTRICAL CHARACTERISTICS at**  $T_A = +25^\circ C$ **,**  $V_{DD} = 5$  **V (unless otherwise noted).**





PG001M Input Signals Timing



CLOCK, STROBE, and SERIAL DATA Outputs for Microstepping



 $\frac{15026}{\text{Orth}}$ 



#### **PG001M DESCRIPTION AND OPERATION**

The PG001M is a CMOS step-motor control IC that converts parallel-input signals from a microprocessor  $(\mu P, \mu)$ or microcontroller,  $\mu$ C) to the serial-input data format required for control of an SLA7042M or SLA7044M microstepping, unipolar PWM, high-current motor driver. This control IC offers five basic modes of motor operation:

- 1) normal 2-phase, full-step (100% torque vector);
- 2) 2-phase, full-step 'boosted' torque (141% vector);
- 3) 1/2-step, constant torque operation (i.e., 2-1-2 switching);
- 4) 1/4-step operation with current-ratioed constant torque; and
- 5) smooth microstepping operation  $(1/8<sup>th</sup>$  step) for resonance-free motor performance (constant torque with eight output current ratios).

Three inputs (VC,  $MS_1$ , and  $MS_2$ ) control these five operational modes (as shown in figure 1); this enables designers to change the drive method during movement to realize optimal performance.

Initially, at start-up, the high-torque mode can provide 141% torque (the resulting vector of both motor windings at 100% current). This enhances rapid acceleration (and deceleration). Switching to quarter-stepping or microstepping (after initial, startup acceleration) offers smooth, resonance-free operation during the ramp-up interval. The transition to quarter- or microstepping should occur before the increasing step rate approaches the motor resonance frequency (usually 100 to 200 Hz).

The modes of operation and current-control truth table are listed on page 2; and there are two full-step, 2-phase (2-2) operating modes. The VECTOR CONTROL input (VC) can only be changed when MONITOR (MO, a readback pin) is LOW and the PG001M is operating in the full-step mode. Starting (or stopping) the step motor with VC HIGH delivers the highest torque (141%) from the motor, and is the extension of two outputs ON at 71.4%. This 'half-step' rotor position corresponds to the state when MO is LOW, and switching the control inputs to another operating mode is allowed.

The PG001M accepts logic signals from the  $\mu$ P and converts these into the proper serial-data format required to control the serial-data input lines of the SLA7042M or SLA7044M microstepping power modules. The five





TWO-PHASE, FULL-STEP MODE  $(MS1 = L, MS2 = L, VC = L)$ 



1/8-STEP MODE  $(MS1 = H, MS2 = H, VC = X)$ A

Dwg. OP-005

NOTE – Mode change only allowed at half-step positions (refer to upper right figure).

#### Figure 1 — Current/Displacement Vectors

control inputs determine the various modes of operation. The CLOC $K_{\text{OUT}}$ , SERIAL DATA<sub>A</sub>, SERIAL DATA<sub>B</sub>, and STROBE to the SLA7042/44M are synchronized to the  $CLOCK_{IN}$  of the PG001M; and the  $CLOCK_{IN}$  frequency is eight times the step rate (more to follow on the signal/ timing relationships).

The internal logic and oscillator combine to convert the parallel input signals to 'bursts' of serial data from the

 $CLOCK<sub>OUT</sub>$ , SERIAL DATA<sub>A</sub>, SERIAL DATA<sub>B</sub>, and STROBE. In the full-step modes the clock, data, and strobe pulses are 1/8 the input clock rate; while half-step operation produces 'bursts' at 1/4 the input clock rate. Further, quarter-step mode signals correspond to 1/2 the input clock frequency; while during microstepping the signal 'bursts' equal the input clock rate. Hence, the step rate is always  $1/8$ <sup>th</sup> the input clock frequency, regardless of the operating mode. Obviously, the clock rate increases while accelerating, becomes constant during slewing, and decreases as the step motor and load are decelerating.

#### **Microstepping Operation**

Figures 1 and 2 illustrate the incremental eight step divisions provided while microstepping. The 3-bit sequence from 0 through 8 provides smooth, constant-torque operation that is delivered to the motor/load by the SLA7042M or SLA7044M power multi-chip modules.

The circle in figure 1 and the arc in figure 2 represent the constant-torque vectors. Slight discrepancies are evident when examining the vector 'arrows'. The disparity is insignificant, and will not affect smooth, resonance-free motion. However, it may affect realizing accurate and precise intermediate positioning. Subdividing steps into



Figure 2 — Current/Displacement Vectors

eight distinct, exact positions is often very challenging. Clearly, variation in the phase currents affects rotor displacement, and is a very crucial factor in resolving accurate, intermediate step divisions.

Another critical factor to realizing precise, repeatable step subdivisions pertains to the selection and evaluation of the step motor. The better motors exhibit uniformly spaced positioning characteristics. However, torque vs displacement characteristics vary (often greatly). Usually, precise step subdivisions require motors designed for microstepping.

#### **An 'Integrated' Microstepping Design**

The combination of CMOS controller IC and microstepping power module is depicted in figure 3. The µP provides the needed logic signals that reset the counter, control rotor direction, determine the operating mode, and change the current/torque vector (during full-step, 2-phase operation).

The sequencing logic provides a 'readback' signal (the MO output) that switches LOW at the half-step position when the microcontroller can shift control modes and not incur oscillation/vibration problems. The mode change is allowed at the 45° vector, half-step position shown in figure 2. In addition to the 45° AB vector, three other halfstep vectors occur during stepping:  $\overline{AB}$  at 135 $^{\circ}$ ,  $\overline{AB}$  at 225°, and AB at 315° (figure 1). These current vectors correspond to the half-step positions in four quadrants, and four 2-phase, full steps of rotation.

#### **The Parallel-to-Serial Conversion**

Perhaps the greatest system advantage for designers is the simplification of software. Controlling and operating the SLA7042/44M power multi-chip modules directly would require programming the system  $\mu$ P to provide and update serial data to both the A and B inputs, and signals to the clock and strobe inputs that control the A and B sections of the driver.

Although designs utilizing the CMOS control IC require seven I/O lines, the software program will be simpler and shorter. The system  $\mu$ P provides logic signals that control RESET, CCW/CW (direction), MODE SELECT<sub>1</sub>, MODE SELECT<sub>2</sub>, VECTOR CONTROL, and read the MONITOR return. Only the CLOCK input is a 'dynamic', constantly switching signal from the system control I/O.



115 Northeast Cutoff, Box 15036





Figure 3 — Typical 'Integrated' Microstepping System

Depicted in figure 4 are the 'front-end' I/O signals (from RESET to VECTOR CONTROL), converted signals from the controller IC to the microstepping power module (CLOC $K_{\text{OUT}}$ , SERIAL DATA<sub>A</sub>, SERIAL DATA<sub>B</sub>, and STROBE), plus the MONITOR (readback) to the microcontroller. Finally, the power multi-chip module current ratios are illustrated ( $OUT_A$  and  $OUT_B)$ .

As shown, initially the counter is reset, and then the motor is operating in quarter-step mode; then  $MS<sub>2</sub>$  is switched while MO is LOW. The two steps following are full-step (100% torque vector). The final (fourth quadrant) portion of figure 4 is the maximum (141%) torque mode, after VECTOR CONTROL has been switched from LOW to HIGH. Three of the five operational modes are shown, and none require the  $\mu$ P to continually update the clock, serial-data input, or strobe to the SLA7042/44M module.

The microstepping operation is illustrated in figure 5. Initially the counter is reset, and with both MODE SE-LECTs HIGH the controller is furnishing clock, serial data, and strobe logic signals for  $1/8<sup>th</sup>$  step increments.

 After the RESET pulse, the first (two) full-steps in the microstepping sequence,  $MS<sub>1</sub>$  is switched LOW and the control IC shifts into the 1/4-step mode. It becomes very apparent that any microstepping directly from a  $\mu$ P to the SLA7042/44M module 'burdens' the  $\mu$ P, complicates the software, and might entail a 'dedicated' microcontroller in many motion-control systems.

The PG001M controller IC precludes loading a  $\mu$ P with direct serial-data signals to the power multi-chip module. Because the step motor is updated at eight times the step rate, this CMOS IC both simplifies software and eliminates loading a system microprocessor with 'housekeeping' control of step motors.

As illustrated in figures 4 and 5, the controller IC eliminates the requirement to program the system for the various modes of operation and the continual updating of the serial-data signals to the power multi-chip module. NOTE — In figures 4 and 5, the clock frequency is constant during the few steps of operation that are shown and half-step operation is not included.





Because the parallel-to-serial conversion requires six 'static' logic signals plus a 'dynamic' (clock) input, the addition of latches between the  $\mu$ P and five of the controller IC inputs permits use on a bus. Latching the five signals to CCW/CW,  $MS_1$ ,  $MS_2$ , RESET, and VC frees these five I/O lines for other operations by the microcontroller. Even at extremely high step rates (>5 kHz), updating the PG001M input data requires an infinitesimal percentage of the µP's I/O and control operations.



 $Cutoff$  Doy 15026





Figure 5 — Microstepping (1/8<sup>th</sup>-Step) and Quarter-Step Modes

One technique to free  $\mu$ P I/O lines for shared functions is depicted in figure 6. The I/O lines required (without latches) are then transformed into three 'dedicated' logic inputs; a STROBE is added, and CLOCK and MONITOR retained. CLOCK, RESET, MODE SELECT1, MODE SELECT<sub>2</sub>, and VECTOR CONTROL now connect to a bus.

The clock input frequency limit is derived from the figure on page 3. The minimum period for the clock pulse HIGH is 4.5  $\mu$ s, plus a minimum LOW interval of 0.5  $\mu$ s; this limits the upper clock frequency to ≤200 kHz. Updating the operating mode of the controller IC requires only one clock period ( $\geq$ 5 µs), and the five I/O lines on the bus remain unchanged until a signal is required to change the operating mode, reverse direction, vary torque, etc.



Figure 6 — A Latched Input-Bus Configuration

At start-up, reseting the counter adds only another clock interval (per figures 4 and 5). During high-speed slewing, the  $\mu$ P is only occupied with sending clock signals and monitoring the readback (MO). Hence, of a 200 µs interval, with a slewing rate of 5 kHz, only 5 µs is required to provide the clock input. At slower, more typical step rates, 5 µs becomes an insignificant burden on the µP controlling the stepping motor.

Other techniques to decrease and unburden the essential µP I/O lines and control logic are viable. Utilizing an 8-bit shift register (serial-to-parallel conversion) between the µP and the controller IC further reduces the I/O lines, and HCMOS logic provides serial-data entry at 20 MHz (vs <200 kHz). Such a design could further decrease the interval required to update the step-motor operation and reduce the I/O lines on the bus.



115 Northeast Cutoff, Box 15036





NOTES:1. Lead thickness is measured at seating plane or below.

- 2. Lead spacing tolerance is non-cumulative.
- 3. Exact body and lead configuration at vendor's option within limits shown.

*The products described here are manufactured in Japan by Sanken Electric Co., Ltd. for sale by Allegro MicroSystems, Inc.*

*Sanken Electric Co., Ltd. and Allegro MicroSystems, Inc. reserve the right to make, from time to time, such departures from the detail specifications as may be required to permit improvements in the design of their products.*

*The information included herein is believed to be accurate and reliable. However, Sanken Electric Co., Ltd. and Allegro MicroSystems, Inc. assume no responsibility for its use; nor for any infringements of patents or other rights of third parties which may result from its use.*



115 Northeast Cutoff, Box 15036

