## **PHT1N52S**

## **GENERAL DESCRIPTION**

N-channel enhancement mode field-effect power transistor in a plastic envelope suitable for surface mounting featuring high avalanche energy capability, stable blocking voltage, fast switching and high thermal cycling performance. Intended for use in Compact Fluorescent Lights (CFL) and general purpose switching applications.

#### **QUICK REFERENCE DATA**

| SYMBOL                                                              | OL PARAMETER                                                                                     |                         | UNIT             |
|---------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|-------------------------|------------------|
| V <sub>DS</sub> I <sub>D</sub> P <sub>tot</sub> R <sub>DS(ON)</sub> | Drain-source voltage Drain current (DC) Total power dissipation Drain-source on-state resistance | 520<br>0.6<br>1.8<br>10 | V<br>A<br>W<br>Ω |

## **PINNING - SOT223**

| PIN | DESCRIPTION |  |  |
|-----|-------------|--|--|
| 1   | gate        |  |  |
| 2   | drain       |  |  |
| 3   | source      |  |  |
| 4   | drain (tab) |  |  |

## **PIN CONFIGURATION**



## **SYMBOL**



## LIMITING VALUES

Limiting values in accordance with the Absolute Maximum System (IEC 134)

| SYMBOL                                                 | PARAMETER                                                        | CONDITIONS                                                                     | MIN.          | MAX.              | UNIT |
|--------------------------------------------------------|------------------------------------------------------------------|--------------------------------------------------------------------------------|---------------|-------------------|------|
| $V_{DS}$                                               | Drain-source voltage                                             | AGD THE !-                                                                     | -             | 520               | ٧    |
| $egin{array}{c} V_{DS} \ V_{DGR} \end{array}$          | Drain-gate voltage                                               | $R_{GS} = 20 \text{ k}\Omega$                                                  | -             | 520               | V    |
| ±V <sub>GS</sub>                                       | Gate-source voltage                                              | 100 100                                                                        | -             | 30                | V    |
| l <sub>D</sub>                                         | Drain current (DC)                                               | $T_{sp} = 25 ^{\circ}C$                                                        | -             | 0.6               | Α    |
| -                                                      | THE THE PARTY OF                                                 | $ T_{sp}^{-}  = 100  ^{\circ}C$                                                | -             | 0.5               | Α    |
| I <sub>DM</sub>                                        | Drain current (pulse peak value)                                 | T <sub>sp</sub> = 25 °C<br>T <sub>sp</sub> = 100 °C<br>T <sub>sp</sub> = 25 °C | -             | 2.4               | Α    |
| I <sub>DR</sub>                                        | Source-drain diode current (DC)                                  | $T_{sp} = 25 ^{\circ}C$                                                        | -             | 0.6               | Α    |
| I <sub>DRM</sub>                                       | Source-drain diode current (pulse peak value)                    | $T_{sp} = 25 ^{\circ}C$                                                        | .77           | 2.4               | Α    |
| P <sub>tot</sub><br>T <sub>stg</sub><br>T <sub>i</sub> | Total power dissipation Storage temperature Junction temperature | $T_{sp} = 25 ^{\circ}C$                                                        | -<br>-55<br>- | 1.8<br>150<br>150 | ο̈́ο |

## AVALANCHE LIMITING VALUE

| SYMBOL                        | PARAMETER                                                       | CONDITIONS                                                                                                               | MIN. | MAX.     | UNIT     |
|-------------------------------|-----------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|------|----------|----------|
| W <sub>DSS</sub>              | Drain-source non-repetitive unclamped inductive turn-off energy | $I_D$ = 1 A; $V_{DD}$ ≤ 50 V; $V_{GS}$ = 10 V; $R_{GS}$ = 50 Ω $T_j$ = 25°C prior to surge $T_i$ = 100°C prior to surge  |      | 25<br>10 | mJ<br>mJ |
| W <sub>DSR</sub> <sup>1</sup> | Drain-source repetitive unclamped inductive turn-off energy     | $I_D = 1 \text{ A} ; V_{DD} \le 50 \text{ V} ; V_{GS} = 10 \text{ V} ;$<br>$R_{GS} = 50 \Omega ; T_j \le 150 \text{ °C}$ | -    | 3.6      | mJ       |

PHT1N52S

## THERMAL RESISTANCES

| SYMBOL               | PARAMETER                                   | CONDITIONS                                                       | MIN.   | TYP.      | MAX. | UNIT       |
|----------------------|---------------------------------------------|------------------------------------------------------------------|--------|-----------|------|------------|
| R <sub>th j-sp</sub> | Thermal resistance junction to solder point |                                                                  | -      | -         | 15   | K/W        |
| R <sub>th j-a</sub>  |                                             | pcb mounted; minimum footprint pcb mounted; pad area as in fig:2 | -<br>- | 156<br>70 | -    | K/W<br>K/W |

# STATIC CHARACTERISTICS

 $T_{mb}$  = 25  $^{\circ}$ C unless otherwise specified

| SYMBOL              | PARAMETER                          | CONDITIONS                                                                 | MIN. | TYP. | MAX. | UNIT  |
|---------------------|------------------------------------|----------------------------------------------------------------------------|------|------|------|-------|
| $V_{(BR)DSS}$       | Drain-source breakdown voltage     | $V_{GS} = 0 \text{ V}; I_{D} = 0.25 \text{ mA}$                            | 520  | -    | -    | V     |
| $V_{GS(TO)}$        | Gate threshold voltage             | $V_{DS} = V_{GS}$ ; $I_{D} = 0.25 \text{ mA}$                              | 2.0  | 3.0  | 4.0  | V     |
| I <sub>DSS</sub>    | Drain-source leakage current       | $ V_{DS}  = 500 \text{ V}; V_{GS} = 0 \text{ V}; T_i = 25 \text{ °C}$      | -    | 1    | 100  | μΑ    |
|                     |                                    | $V_{DS} = 400 \text{ V}; V_{GS} = 0 \text{ V}; T_i = 125 ^{\circ}\text{C}$ | -    | 0.1  | 1.0  | mΑ    |
| I <sub>GSS</sub>    | Gate-source leakage current        | $V_{GS} = \pm 35 \text{ V}; V_{DS} = 0 \text{ V}$                          | -    | 4    | 100  | nA    |
| R <sub>DS(ON)</sub> | Drain-source on-state resis-       | $V_{GS} = 10 \text{ V}; I_D = 1 \text{ A}$                                 | -    | 7.9  | 10   | Ω     |
| , ,                 | tance                              |                                                                            |      |      |      |       |
| $V_{SD}$            | Source-drain diode forward voltage | $I_F = 2 \text{ A }; V_{GS} = 0 \text{ V}$                                 | -    | 0.85 | 1.2  | \ \ \ |

# **DYNAMIC CHARACTERISTICS**

T<sub>mb</sub> = 25 °C unless otherwise specified

| SYMBOL                                                                                             | PARAMETER                                                                            | CONDITIONS                                                                                                                                             | MIN. | TYP.               | MAX.                 | UNIT                 |
|----------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|------|--------------------|----------------------|----------------------|
| g <sub>fs</sub>                                                                                    | Forward transconductance                                                             | $V_{DS} = 15 \text{ V}; I_{D} = 1 \text{ A}$                                                                                                           | 0.5  | 0.8                | -                    | S                    |
| C <sub>iss</sub><br>C <sub>oss</sub><br>C <sub>rss</sub>                                           | Input capacitance<br>Output capacitance<br>Feedback capacitance                      | $V_{GS} = 0 \text{ V}; V_{DS} = 25 \text{ V}; f = 1 \text{ MHz}$                                                                                       |      | 75<br>10<br>5      | 100<br>15<br>10      | F F F                |
| $\begin{matrix} Q_{g(tot)} \\ Q_{gs} \\ Q_{gd} \end{matrix}$                                       | Total gate charge<br>Gate to source charge<br>Gate to drain (Miller) charge          | $V_{GS} = 10 \text{ V}; I_D = 2 \text{ A}; V_{DS} = 400 \text{ V}$                                                                                     |      | 5 5 3              | 1 1                  | n n n                |
| $\begin{array}{c} t_{\text{d on}} \\ t_{\text{r}} \\ t_{\text{d off}} \\ t_{\text{f}} \end{array}$ | Turn-on delay time<br>Turn-on rise time<br>Turn-off delay time<br>Turn-off fall time | $ \begin{vmatrix} V_{DD} = 30 \text{ V}; \ I_D = 2 \text{ A}; \\ V_{GS} = 10 \text{ V}; \ R_{GS} = 50  \Omega; \\ R_{GEN} = 50  \Omega \end{vmatrix} $ |      | 5<br>15<br>15<br>7 | 10<br>20<br>20<br>15 | ns<br>ns<br>ns<br>ns |
| t <sub>rr</sub> Q <sub>rr</sub>                                                                    | Source-drain diode Reverse recovery time Source-drain diode Reverse recovery charge  | $I_F = 2 \text{ A}; -dI_F/dt = 100 \text{ A/}\mu\text{s};$ $V_{GS} = 0 \text{ V}; V_R = 100 \text{ V}$                                                 | -    | 150<br>1.5         | -                    | ns<br>μC             |

PHT1N52S

## **MOUNTING INSTRUCTIONS**



# PRINTED CIRCUIT BOARD



PHT1N52S

# **MECHANICAL DATA**



- Observe the general handling precautions for electrostatic-discharge sensitive devices (ESDs) to prevent damage to MOS gate oxide.
   Refer to surface mounting instructions for SOT223 envelope.
   Epoxy meets UL94 V0 at 1/8".

PHT1N52S

#### **DEFINITIONS**

| Data sheet status                                                            |                                                                                       |  |  |  |
|------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|--|--|--|
| Objective specification                                                      | This data sheet contains target or goal specifications for product development.       |  |  |  |
| Preliminary specification                                                    | This data sheet contains preliminary data; supplementary data may be published later. |  |  |  |
| Product specification This data sheet contains final product specifications. |                                                                                       |  |  |  |
| I the Marian and the same                                                    |                                                                                       |  |  |  |

#### Limiting values

Limiting values are given in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of this specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

#### **Application information**

Where application information is given, it is advisory and does not form part of the specification.

## © Philips Electronics N.V. 1998

All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner.

The information presented in this document does not form part of any quotation or contract, it is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent or other industrial or intellectual property rights.

#### LIFE SUPPORT APPLICATIONS

These products are not designed for use in life support appliances, devices or systems where malfunction of these products can be reasonably expected to result in personal injury. Philips customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips for any damages resulting from such improper use or sale.