#### PI6C185-01B #### **Precision 1-5 Clock Buffer** #### **Features** - High-speed, low-noise non-inverting 1-5 buffer - Switching speed up to 140 MHz - Supports up to two SODIMMs - Low skew (<250ps) between any two output clocks - I<sup>2</sup>C Serial Configuration interface - Multiple V<sub>DD</sub>, V<sub>SS</sub> pins for noise reduction - 3.3V power supply voltage - 16-pin TSSOP(L) and QSOP(Q) packages #### Description The PI6C185-01B, a high-speed low-noise 1-5 non-inverting buffer designed for SDRAM clock buffer applications, is intended to be used with the PI6C10X clock generator for Intel Architecture-based Mobile systems. At power up, all SDRAM outputs are enabled and active. The I<sup>2</sup>C Serial control may be used to individually activate/deactivate any of the five output drivers. #### Note: Purchase of I<sup>2</sup>C components from Pericom conveys a license to use them in an I<sup>2</sup>C system as defined by Philips. #### **Pin Configuration** #### **Pin Description** | Pin | Signal | Type | Qty | Description | |--------------|-----------------|--------|-----|---------------------------------------------------------------| | 2,3,11,12,15 | SDRAM [0.4] | Ι | 5 | Buffered Clock Outputs | | 5 | BUF_IN | I | 1 | Clock Buffer Input | | 7 | SDATA | I/O | 1 | Serial Data for I <sup>2</sup> C interface, internal pull-up | | 8 | SCLK | I | 1 | Serial Clock for I <sup>2</sup> C interface, internal pull-up | | 1,6,13,16 | V <sub>DD</sub> | Power | 4 | 3.3V Power Supply | | 4,9,10,14 | V <sub>SS</sub> | Ground | 4 | Ground | ## PI6C185-01B I<sup>2</sup>C Address Assignment | <b>A6</b> | A5 | A4 | A3 | A2 | A1 | A0 | R/W | |-----------|----|----|----|----|----|----|-----| | 1 | 1 | 0 | 1 | 0 | 0 | 1 | 0 | ### PI6C185-01B Serial Configuration Map Byte0: SDRAM Active/Inactive Register (1 = enable, 0 = disable) | Bit | Pin # | Description | |-------|-------|--------------------------| | Bit 7 | 12 | SDRAM3 (Active/Inactive) | | Bit 6 | 11 | SDRAM2 (Active/Inactive) | | Bit 5 | - | NC (Initialize to 0) | | Bit 4 | - | NC (Initialize to 0) | | Bit 3 | - | NC (Initialize to 0) | | Bit 2 | - | NC (Initialize to 0) | | Bit 1 | 3 | SDRAM1 (Active/Inactive) | | Bit 0 | 2 | SDRAM0 (Active/Inactive) | #### Note: Inactive means outputs are held LOW and are disabled from switching # Byte1: SDRAM Active/Inactive Register (1 = enable, 0 = disable) | Bit | Pin# | Description | |-------|------|--------------------------| | Bit 7 | - | NC (Initialize to 0) | | Bit 6 | - | NC (Initialize to 0) | | Bit 5 | - | NC (Initialize to 0) | | Bit 4 | - | NC (Initialize to 0) | | Bit 3 | - | NC (Initialize to 0) | | Bit 2 | - | NC (Initialize to 0) | | Bit 1 | - | NC (Initialize to 0) | | Bit 0 | 15 | SDRAM4 (Active/Inactive) | ## 2-Wire I<sup>2</sup>C Control The I<sup>2</sup>C interface permits individual enable/disable of each clock output and test mode enable. The PI6C185-01B, a slave receiver device, cannot be read back. Sub addressing is not supported. To change one of the control bytes, all preceding bytes must be sent Every byte put on the SDATA line must be 8-bits long (MSB first), followed by an acknowledge bit generated by the receiving device. During normal data transfers SDATA changes only when SCLK is LOW. Exceptions: A HIGH to LOW transition on SDATA while SCLK is HIGH indicates a "start" condition. A LOW to HIGH transition on SDATA while SCLK is HIGH is a "stop" condition and indicates the end of a data transfer cycle. Each data transfer is initiated with a start condition and ended with a stop condition. The first byte after a start condition is always a 7-bit address byte followed by a read/write bit. (HIGH = read from addressed device, LOW = write to addressed device). If the device's own address is detected, PI6C185-01B generates an acknowledge by pulling SDATA line LOW during ninth clock pulse, then accepts the following data bytes until another start or stop condition is detected. Following acknowledgement of the address byte (0D2H), two more bytes must be sent: 1. "Command Code" byte & 2. "Byte Count" byte. Although the data bits on these two bytes are "don't care," they must be sent and acknowledged. #### **Maximum Ratings** (Above which the useful life may be impaired. For user guidelines, not tested.) | Storage Temperature65°C to +150°C | |-----------------------------------------------------| | Ambient Temperature with Power Applied0°Cto+70°C | | 3.3V Supply Voltage to Ground Potential0.5V to+4.6V | | DC Input Voltage0.5V to+4.6V | #### Note: Stresses greater than those listed under MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. #### Supply Current ( $V_{DD} = +3.465V$ , $C_{LOAD} = Max$ .) | Symbol | Parameter | Test Condition | Min. | Тур. | Max. | Units | |-----------------|----------------|--------------------|------|------|------|-------| | $I_{DD}$ | Supply Current | BUF_IN = 0 MHz | | | 3 | | | $I_{DD}$ | Supply Current | BUF_IN = 66.66 MHz | | 70 | | | | I <sub>DD</sub> | Supply Current | BUF_IN = 100.0 MHz | | 120 | | mA | | I <sub>DD</sub> | Supply Current | BUF_IN = 133.3 MHz | | 200 | | | ## DC Operating Specifications (V<sub>DD</sub> = +3.3V $\pm 5\%$ , T<sub>A</sub> = 0°C -70°C) | Symbol | Parameter | Condition | Min. | Max. | Units | |-------------------------|-------------------------|-------------------------|---------|----------------------|-------| | Input Vo | ltage | | | | | | V <sub>IH</sub> | Input High Voltage | V <sub>DD</sub> | 2.0 | V <sub>DD</sub> +0.3 | V | | V <sub>IL</sub> | Input Low Voltage | | Vss-0.3 | 0.8 | V | | I <sub>IL</sub> | Input Leakage Current | $0 < V_{IN} < V_{DD}$ | -5 | +5 | μΑ | | $V_{DD} = 3.3V \pm 5\%$ | | | | | | | V <sub>OH</sub> | Output High Voltage | $I_{OH} = -1 \text{mA}$ | 2.4 | | V | | Vol | Output Low Voltage | $I_{OL} = 1 \text{mA}$ | | 0.4 | V | | | | | | | | | C <sub>IN</sub> | Input Pin Capacitance | | | 5 | nE | | C <sub>OUT</sub> | Output pins Capacitance | | | 6 | pF | | L <sub>PIN</sub> | Pin Inductance | | | 7 | nН | | TA | Ambient Temperature | No Airflow | 0 | 70 | °C | ## **SDRAM Clock Buffer Operating Specification** | Parameter | Condition | Min. | Тур. | Max. | Units | |----------------------------------|------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Pull-up current | $V_{OUT} = 2.0V$ | -40 | | | | | Pull-up current | $V_{OUT} = 3.135V$ | | | 36 | mA | | Pull-down current | $V_{OUT} = 1.0V$ | 40 | | | | | Pull-down current | $V_{\rm OUT} = 0.4 V$ | | | 38 | | | Output rise edge rate SDRAM only | 3.3V ±5% @0.4V-2.4V | 1.5 | | 4 | | | | | | | | V/ns | | Output fall edge rate SDRAM only | 3.3V ±5% @2.4V-0.4V | 1.5 | | 4 | | | | Pull-up current Pull-up current Pull-down current Pull-down current Output rise edge rate SDRAM only | Pull-up current $V_{OUT} = 2.0V$ Pull-up current $V_{OUT} = 3.135V$ Pull-down current $V_{OUT} = 1.0V$ Pull-down current $V_{OUT} = 0.4V$ Output rise edge rate SDRAM only $3.3V \pm 5\%$ @0.4V-2.4V | Pull-up current $V_{OUT} = 2.0V$ —40 Pull-up current $V_{OUT} = 3.135V$ Pull-down current $V_{OUT} = 1.0V$ 40 Pull-down current $V_{OUT} = 0.4V$ Output rise edge rate SDRAM only $3.3V \pm 5\%$ @0.4V-2.4V 1.5 | Pull-up current $V_{OUT} = 2.0V$ $-40$ Pull-up current $V_{OUT} = 3.135V$ Pull-down current $V_{OUT} = 1.0V$ $40$ Pull-down current $V_{OUT} = 0.4V$ Output rise edge rate SDRAM only $3.3V \pm 5\%$ @0.4V-2.4V 1.5 | Pull-up current $V_{OUT} = 2.0V$ $-40$ Pull-up current $V_{OUT} = 3.135V$ $36$ Pull-down current $V_{OUT} = 1.0V$ $40$ Pull-down current $V_{OUT} = 0.4V$ $38$ Output rise edge rate SDRAM only $3.3V \pm 5\%$ @0.4V-2.4V $1.5$ $4$ | ## **AC Timing** | Cb-al | Domonoston | 66 | MHz | 100 | MHz | 133 | MHz | TI*4 | | |------------------------------------|-------------------------------------|------|------|------|------|------|------|-------|--| | Symbol | Parameter | Min. | Max. | Min. | Max. | Min. | Max. | Units | | | t <sub>SDKP</sub> | SDRAM CLK period | 15.0 | 15.5 | 10.0 | 10.5 | 7.5 | 7.8 | | | | t <sub>SDKH</sub> | SDRAM CLK high time | 5.6 | | 3.3 | | 1.0 | | ns | | | tSDKL | SDRAM CLK low time | | | 3.1 | | 1.0 | | | | | tsdrise | SDRAM CLK rise time 1.5 4.0 1.5 4.0 | | 1.5 | 4.0 | 17/ | | | | | | t <sub>SDFALL</sub> | SDRAM CLK fall time | 1.5 | 4.0 | 1.5 | 4.0 | 1.5 | 4.0 | V/ns | | | t <sub>PLH</sub> | SDRAM Buffer LH prop delay | 1.0 | 5.5 | 1.0 | 5.5 | 1.0 | 5.5 | 5.5 | | | t <sub>PHL</sub> | SDRAM Buffer HL prop delay | 1.0 | 5.5 | 1.0 | 5.5 | 1.0 | 5.5 | | | | t <sub>PZL</sub> ,t <sub>PZH</sub> | SDRAM Buffer Enable delay | 1.0 | 8.0 | 1.0 | 8.0 | 1.0 | 8.0 | ns | | | t <sub>PLZ</sub> ,t <sub>PHZ</sub> | SDRAM Buffer Disable delay | 1.0 | 8.0 | 1.0 | 8.0 | 1.0 | 8.0 | | | | Duty Cycle | Measured at 1.5V | 45 | 55 | 45 | 55 | 45 | 55 | % | | | t <sub>SDSKW</sub> | SDRAM Output to Output Skew | | 250 | | 250 | | 250 | ps | | Figure 1. Clock Waveforms #### **Minimum and Maximum Expected Capacitive Loads** | Clock | Min Load | Max Load | Units | Notes | |-------|----------|----------|-------|--------------------------| | SDRAM | 15 | 20 | pF | SDRAM DIMM Specification | #### **Notes:** - 1. Maximum rise/fall times are guaranteed at maximum specified load. - 2. Minimum rise/fall times are guaranteed at minimum specified load. - 3. Rise/fall times are specified with pure capacitive load as shown. Testing is done with an additional $500\Omega$ resistor in parallel. #### **Design Guidelines to Reduce EMI** - 1. Place R<sub>s</sub> series resistors and CI capacitors as close as possible to the respective clock pins. Typical value for CI is 10pF. R<sub>s</sub> Series resistor value can be increased to reduce EMI provided that the rise and fall time are still within the specified values. - 2. Minimize the number of "vias" of the clock traces. - 3. Route clock traces over a continuous ground plane or over a continuous power plane. Avoid routing clock traces from plane to plane (refer to rule #2). - 4. Position clock signals away from signals that go to any cables or any external connectors. Figure 2. Design Guidelines #### 16-Pin TSSOP (L) Package #### 16-Pin QSOP (Q) Package ### **Ordering Information** | P/N | Description | |--------------|---------------| | PI6C185-01BL | TSSOP Package | | PI6C185-01BQ | QSOP Package |