

Data Sheet

July 1999

File Number

1558.3

# 15A, 50V and 60V, 0.140 Ohm, Logic Level N-Channel Power MOSFETs

These are N-Channel enhancement mode silicon gate power field effect transistors designed for applications such as switching regulators, switching converters, motor drivers, relay drivers and drivers for high power bipolar switching transistors requiring high speed and low gate drive power. These types can be operated directly from integrated circuits.

Formerly developmental type TA0522.

## Ordering Information

| PART NUMBER | PACKAGE  | BRAND     |
|-------------|----------|-----------|
| RFP15N05L   | TO-220AB | RFP15N05L |
| RFP15N06L   | TO-220AB | RFP15N06L |

NOTE: When ordering, use the entire part number.

#### **Features**

- 15A, 50V and 60V
- $r_{DS(ON)} = 0.140\Omega$
- Design Optimized for 5V Gate Drives
- Can be Driven from QMOS, NMOS, TTL Circuits
- Compatible with Automotive Drive Requirements
- · SOA is Power Dissipation Limited
- Nanosecond Switching Speeds
- · Linear Transfer Characteristics
- High Input Impedance
- Majority Carrier Device
- Related Literature
  - TB334 "Guidelines for Soldering Surface Mount Components to PC Boards"

## Symbol



## **Packaging**

**JEDEC TO-220AB** 





# **Absolute Maximum Ratings** $T_C = 25^{\circ}C$ , Unless Otherwise Specified

|                                                           | RFP15N05L  | RFP15N06L  | UNITS |
|-----------------------------------------------------------|------------|------------|-------|
| Drain to Source Voltage (Note 1)V <sub>DSS</sub>          | 50         | 60         | V     |
| Drain to Gate Voltage ( $R_{GS} = 20k\Omega$ ) (Note 1)   | 50         | 60         | V     |
| Continuous Drain CurrentI <sub>D</sub>                    | 15         | 15         | Α     |
| Pulsed Drain Current (Note 3)                             | 40         | 40         | Α     |
| Gate to Source Voltage                                    | ±10        | ±10        | V     |
| Maximum Power Dissipation                                 | 60         | 60         | W     |
| Above T <sub>C</sub> = 25 <sup>o</sup> C, Derate Linearly | 0.48       | 0.48       | W/oC  |
| Operating and Storage Temperature                         | -55 to 150 | -55 to 150 | °C    |
| Maximum Temperature for Soldering                         |            |            |       |
| Leads at 0.063in (1.6mm) from Case for 10sT <sub>L</sub>  | 300        | 300        | οС    |
| Package Body for 10s, See Techbrief 334                   | 260        | 260        | °C    |

CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.

#### NOTE:

1.  $T_J = 25^{\circ}C$  to  $125^{\circ}C$ .

## **Electrical Specifications** $T_C = 25^{\circ}C$ , Unless Otherwise Specified

| PARAMETER                                      | SYMBOL              | TEST CONDITIONS                                                         |            | MIN | TYP | MAX   | UNITS |
|------------------------------------------------|---------------------|-------------------------------------------------------------------------|------------|-----|-----|-------|-------|
| Drain to Source Breakdown Voltage<br>RFP15N05L | BV <sub>DSS</sub>   | $I_D = 250\mu A, V_{GS} = 0V$                                           |            | 50  | -   | -     | V     |
| RFP15N06L                                      |                     |                                                                         |            | 60  | -   | -     | V     |
| Gate Threshold Voltage                         | V <sub>GS(TH)</sub> | V <sub>GS</sub> = V <sub>DS</sub> , I <sub>D</sub> = 250μA (Figure 7)   |            | 1   | -   | 2     | V     |
| Zero Gate Voltage Drain Current                | I <sub>DSS</sub>    | V <sub>DS</sub> = 48V, V <sub>DS</sub> = 50V                            |            | -   | -   | 1     | μА    |
|                                                |                     | V <sub>DS</sub> = 48V, V <sub>DS</sub> = 50V                            | TC = 125°C | -   | -   | 50    | μА    |
| Gate to Source Leakage Current                 | I <sub>GSS</sub>    | V <sub>GS</sub> = ±10V, V <sub>DS</sub> = 0V                            |            | -   | -   | 100   | nA    |
| Drain to Source On Resistance (Note 2)         | r <sub>DS(ON)</sub> | I <sub>D</sub> = 15A, V <sub>GS</sub> = 5V (Figures 5, 6)               |            | -   | -   | 0.140 | Ω     |
| Input Capacitance                              | C <sub>ISS</sub>    | V <sub>DS</sub> = 25V, V <sub>GS</sub> = 0V, f = 1MHz<br>(Figure 8)     |            | -   | -   | 900   | pF    |
| Output Capacitance                             | Coss                |                                                                         |            | -   | -   | 450   | pF    |
| Reverse-Transfer Capacitance                   | C <sub>RSS</sub>    |                                                                         |            | -   | -   | 200   | pF    |
| Turn-On Delay Time                             | t <sub>d(ON)</sub>  | $V_{DD} = 30V$ , $I_{D} = 7.5A$ , $R_{G} = 6.25\Omega$ (Figures 10, 11) |            | -   | 16  | 40    | ns    |
| Rise Time                                      | t <sub>r</sub>      |                                                                         |            | -   | 250 | 325   | ns    |
| Turn-Off Delay Time                            | t <sub>d(OFF)</sub> |                                                                         |            | -   | 200 | 325   | ns    |
| Fall Time                                      | t <sub>f</sub>      | V <sub>GS</sub> = 5V                                                    |            | -   | 225 | 325   | ns    |
|                                                | $R_{	heta JC}$      | RFP15N05L, RFP15N06L                                                    | -          | -   | -   | 2.083 | oC/W  |

## **Source to Drain Diode Specifications**

| PARAMETER                              | SYMBOL          | TEST CONDITIONS                                      | MIN | TYP | MAX | UNITS |
|----------------------------------------|-----------------|------------------------------------------------------|-----|-----|-----|-------|
| Source to Drain Diode Voltage (Note 2) | $V_{SD}$        | I <sub>SD</sub> = 7.5A                               | -   | -   | 1.4 | V     |
| Diode Reverse Recovery Time            | t <sub>rr</sub> | I <sub>SD</sub> = 4A, dI <sub>SD</sub> /dt = 100A/μs | -   | 225 | -   | ns    |

#### NOTE:

- 2. Pulsed: pulse duration =  $\leq 300\mu s$  maximum, duty cycle =  $\leq 2\%$ .
- 3. Repititive rating: pulse width limited by maximum junction temperature.

6 220

## Typical Performance Curves Unless Otherwise Specified



FIGURE 1. NORMALIZED POWER DISSIPATION vs CASE TEMPERATURE



FIGURE 3. SATURATION CHARACTERISTICS



FIGURE 5. DRAIN TO SOURCE ON RESISTANCE vs DRAIN CURRENT



FIGURE 2. FORWARD BIAS SAFE OPERATING AREA



FIGURE 4. TRANSFER CHARACTERISTICS



FIGURE 6. NORMALIZED DRAIN TO SOURCE ON RESISTANCE vs JUNCTION TEMPERATURE

21 -----

## Typical Performance Curves Unless Otherwise Specified (Continued)





FIGURE 7. NORMALIZED GATE THRESHOLD VOLTAGE vs JUNCTION TEMPERATURE

FIGURE 8. CAPACITANCE vs DRAIN TO SOURCE VOLTAGE



NOTE: Refer to Intersil Application Notes AN7254 and AN7260.

FIGURE 9. NORMALIZED SWITCHING WAVEFORMS FOR CONSTANT GATE CURRENT

## Test Circuits and Waveforms



FIGURE 10. SWITCHING TIME TEST CIRCUIT



FIGURE 11. RESISTIVE SWITCHING WAVEFORMS

6 222

## Test Circuits and Waveforms (Continued)



FIGURE 12. GATE CHARGE TEST CIRCUIT



FIGURE 13. GATE CHARGE WAVEFORMS

All Intersil semiconductor products are manufactured, assembled and tested under ISO9000 quality systems certification.

Intersil semiconductor products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

For information regarding Intersil Corporation and its products, see web site http://www.intersil.com

## Sales Office Headquarters

**NORTH AMERICA** 

Intersil Corporation
P. O. Box 883, Mail Stop 53-204
Melbourne, FL 32902

TEL: (407) 724-7000 FAX: (407) 724-7240 **EUROPE** 

Intersil SA Mercure Center 100, Rue de la Fusee 1130 Brussels, Belgium TEL: (32) 2.724.2111

FAX: (32) 2.724.22.05

ASIA

Intersil (Taiwan) Ltd.
7F-6, No. 101 Fu Hsing North Road
Taipei, Taiwan
Republic of China
TEL: (886) 2 2716 9310

FAX: (886) 2 2715 3029