

Data Sheet July 1999 File Number 2838.3

# 2A, 60V, 0.160 Ohm, Logic Level, N-Channel Power MOSFET

The RFW2N06RLE N-Channel, logic level, ESD protected, power MOSFET is manufactured using the MegaFET process. This process, which uses feature sizes approaching those of LSI integrated circuits, gives optimum utilization of silicon, resulting in outstanding performance. The RFW2N06RLE was designed for use with logic level (5V) driving sources in applications such as programmable controllers, automotive switching, switching regulators, switching converters, motor and relay drivers and emitter switches for bipolar transistors. This performance is accomplished through a special gate oxide design which provides full rated conductance at gate biases in the 3V to 5V range, thereby facilitating true on-off power control directly from logic circuit supply voltages.

Formerly developmental type TA9861.

## Ordering Information

| PART NUMBER | PACKAGE | BRAND      |
|-------------|---------|------------|
| RFW2N06RLE  | HEXDIP  | RFW2N06RLE |

NOTE: When ordering, use the entire part number.

#### Features

- 2A, 60V
- $r_{DS}(on) = 0.160\Omega$
- UIS Rating Curve (Single Pulse)
- Design Optimized For 5 Volt Gate Drive
- Can be Driven Directly from CMOS, NMOS, TTL Circuits
- Compatible with Automotive Drive Requirements
- SOA is Power Dissipation Limited
- Nanosecond Switching Speeds
- Linear Transfer Characteristics
- High Input Impedance
- Majority Carrier Device
- Electrostatic Discharge Protected
- Related Literature
  - TB334 "Guidelines for Soldering Surface Mount Components to PC Boards"

## Symbol



### **Packaging**





#### RFW2N06RLE

# **Absolute Maximum Ratings** $T_C = 25^{\circ}C$ , Unless Otherwise Specified

|                                                               | RFW2N06RLE         | UNITS |
|---------------------------------------------------------------|--------------------|-------|
| Drain to Source Breakdown Voltage (Note 1)                    | 60                 | V     |
| Drain to Gate Voltage ( $R_{GS} = 20k\Omega$ ) (Note 1)       | 60                 | V     |
| Continuous Drain Current                                      | 2                  | Α     |
| Pulsed Drain Current (Note 3)                                 | 14                 | Α     |
| Gate to Source Voltage                                        | -5 to 10           | V     |
| Maximum Power Dissipation (Figure 1)                          | 1.09               | W     |
| Linear Derating Factor (Figure 1)                             | 0.009              | W/oC  |
| Single Pulse Avalanche Energy Rating                          | Refer to UIS Curve |       |
| Electrostatic Discharge Rating, MIL-STD-883, Catagory B(2)ESD | 2                  | KV    |
| Operating and Storage Temperature                             | -55 to 150         | oC    |
| Maximum Temperature for Soldering                             |                    |       |
| Leads at 0.063in (1.6mm) from Case for 10s                    | 300                | οС    |
| Package Body for 10s, See Techbrief 334                       | 260                | °C    |

CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.

#### NOTE:

1.  $T_J = 25^{\circ}C$  to  $125^{\circ}C$ .

# $\textbf{Electrical Specifications} \hspace{0.5cm} \textbf{T}_{C} = 25^{o}\text{C}, \hspace{0.1cm} \textbf{Unless Otherwise Specified}$

| PARAMETER                               | SYMBOL              | TEST CONDITIONS                                                                                                                   |                                                     | MIN | TYP | MAX  | UNITS |
|-----------------------------------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|-----|-----|------|-------|
| Drain to Source Breakdown Voltage       | BV <sub>DSS</sub>   | I <sub>D</sub> =250μA, V <sub>GS</sub> = 0V                                                                                       |                                                     | 60  | -   | -    | V     |
| Gate Threshold Voltage                  | V <sub>GS(TH)</sub> | $V_{GS} = V_{DS}, I_{D} = 250 \mu A$                                                                                              |                                                     | 1   | -   | 2    | V     |
| Zero Gate Voltage Drain Current         | I <sub>DSS</sub>    | $V_{DS}$ = Rated BV <sub>DSS</sub> , $V_{GS}$ = 0V<br>$V_{DS}$ = 0.8 x Rated BV <sub>DSS</sub> , $V_{GS}$ = 0V<br>$T_{C}$ = 125°C |                                                     | -   | -   | 1    | μΑ    |
|                                         |                     |                                                                                                                                   |                                                     | -   | -   | 25   | μА    |
| Gate to Source Leakage Current          | I <sub>GSS</sub>    | V <sub>GS</sub> =-5V to 10V                                                                                                       |                                                     | -   | -   | ±100 | nA    |
| Drain to Source On Resistance (Note 2)  | r <sub>DS(ON)</sub> | I <sub>D</sub> = 2A, V <sub>GS</sub> = 5V (Figure 8)                                                                              | -                                                   | -   | 160 | mΩ   |       |
|                                         | , ,                 | $I_D = 2A, V_{GS} = 4.3$                                                                                                          | V (Figure 8)                                        | -   | -   | 200  | mΩ    |
| Turn-On Time                            | t <sub>(ON)</sub>   | $V_{DD} = 30V$ , $I_{D} = 2A$ , $R_{L} = 15\Omega$ , $V_{GS} = 5V$ , $R_{G} = 25\Omega$ (Figures 12, 13, 14)                      |                                                     | -   | -   | 100  | ns    |
| Turn-On Delay Time                      | t <sub>d(ON)</sub>  |                                                                                                                                   |                                                     | -   | 13  | -    | ns    |
| Rise Time                               | t <sub>r</sub>      |                                                                                                                                   |                                                     | -   | 42  | -    | ns    |
| Turn-Off Delay Time                     | t <sub>d(OFF)</sub> |                                                                                                                                   |                                                     | -   | 95  | -    | ns    |
| Fall Time                               | t <sub>f</sub>      |                                                                                                                                   |                                                     | -   | 45  | -    | ns    |
| Turn-Off Time                           | t <sub>(OFF)</sub>  |                                                                                                                                   |                                                     |     | -   | 200  | ns    |
| Total Gate Charge                       | Q <sub>g(TOT)</sub> | V <sub>GS</sub> = 0 to 10V                                                                                                        | $V_{DD} = 48V, I_D = 2A,$                           | -   | 20  | 30   | nC    |
| Gate Charge at 5V                       | Q <sub>g</sub> (5)  | $V_{GS} = 0$ to 5V                                                                                                                | $I_{G(REF)} = 0.5 \text{mA},$<br>$R_{I} = 24\Omega$ | -   | 11  | 16   | nC    |
| Threshold Gate Charge                   | Q <sub>g</sub> (TH) | V <sub>GS</sub> = 0 to 1V                                                                                                         | (Figures 12, 15, 16)                                | -   | 0.6 | 1.0  | nC    |
| Input Capacitance                       | C <sub>ISS</sub>    | V <sub>DS</sub> = 25V, V <sub>GS</sub> = 0V, f = 1MHz<br>(Figure 11)                                                              |                                                     | -   | 535 | -    | pF    |
| Output Capacitance                      | C <sub>OSS</sub>    |                                                                                                                                   |                                                     | -   | 175 | -    | pF    |
| Reverse Transfer Capacitance            | C <sub>RSS</sub>    |                                                                                                                                   |                                                     | -   | 32  | -    | pF    |
| Thermal Resistance, Junction to Ambient | $R_{\theta JA}$     |                                                                                                                                   |                                                     | -   | -   | 115  | °C/W  |

## **Source to Drain Diode Specifications**

| PARAMETER                              | SYMBOL          | TEST CONDITIONS                           | MIN | TYP | MAX | UNITS |
|----------------------------------------|-----------------|-------------------------------------------|-----|-----|-----|-------|
| Source to Drain Diode Voltage (Note 2) | V <sub>SD</sub> | I <sub>SD</sub> = 2A                      | -   | -   | 1.2 | V     |
| Reverse Recovery Time                  | t <sub>rr</sub> | $I_{SD} = 2A$ , $dI_{SD}/dt = 100A/\mu s$ | -   | -   | 200 | ns    |

#### NOTES:

- 2. Pulse test: width  $\leq 300 \mu s$  duty cycle  $\leq 2\%.$
- 3. Repetitive rating: pulse width limited by maximum junction temperature.

6 201

#### RFW2N06RLE

# Typical Performance Curves Unless Otherwise Specified



FIGURE 1. NORMALIZED POWER DISSIPATION vs CASE TEMPERATURE



FIGURE 3. FORWARD BIAS SAFE OPERATING AREA



FIGURE 5. SATURATION CHARACTERISTICS



FIGURE 2. MAXIMUM CONTINUOUS DRAIN CURRENT vs CASE TEMPERATURE



FIGURE 4. UNCLAMPED INDUCTIVE SWITCHING CAPABILITY



FIGURE 6. TRANSFER CHARACTERISTICS

\_\_\_\_

#### RFW2N06RLE

#### Typical Performance Curves Unless Otherwise Specified (Continued)



FIGURE 7. NORMALIZED DRAIN TO SOURCE ON VOLTAGE vs GATE VOLTAGE



FIGURE 9. NORMALIZED GATE THRESHOLD VOLTAGE vs JUNCTION TEMPERATURE



FIGURE 11. CAPACITANCE vs DRAIN TO SOURCE VOLTAGE



FIGURE 8. NORMALIZED DRAIN TO SOURCE ON **RESISTANCE vs JUNCTION TEMPERATURE** 



FIGURE 10. NORMALIZED DRAIN TO SOURCE BREAKDOWN **VOLTAGE vs JUNCTION TEMPERATURE** 



NOTE: Refer to Harris Application Notes AN7254 and AN7260.

FIGURE 12. NORMALIZED SWITCHING WAVEFORMS FOR **CONSTANT GATE CURRENT** 

#### Test Circuits and Waveforms



FIGURE 13. SWITCHING TIME TEST CIRCUIT



FIGURE 14. RESISTIVE SWITCHING WAVEFORMS



FIGURE 15. GATE CHARGE TEST CIRCUIT



FIGURE 16. GATE CHARGE WAVEFORMS

All Intersil semiconductor products are manufactured, assembled and tested under ISO9000 quality systems certification.

Intersil semiconductor products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

For information regarding Intersil Corporation and its products, see web site http://www.intersil.com

#### Sales Office Headquarters

**NORTH AMERICA** 

Intersil Corporation P. O. Box 883, Mail Stop 53-204 Melbourne, FL 32902

TEL: (407) 724-7000 FAX: (407) 724-7240 **EUROPE** 

Intersil SA Mercure Center 100, Rue de la Fusee 1130 Brussels, Belgium TEL: (32) 2.724.2111 ASIA

Intersil (Taiwan) Ltd. 7F-6, No. 101 Fu Hsing North Road Taipei, Taiwan Republic of China TEL: (886) 2 2716 9310 FAX: (886) 2 2715 3029

FAX: (32) 2.724.22.05 FAX