

www.ti.com

# DUAL CURRENT MODE, SYNCHRONOUS STEP-DOWN CONTROLLER WITH 100-mA STANDBY REGULATORS FOR NOTEBOOK SYSTEM POWER

#### **FEATURES**

- 3.3-V and 5-V 100-mA Bootstrapped Standby Regulators with Independent Enables
- Selectable D-CAP<sup>®</sup> Mode Enables Fast Transient Response Less than 100 ns
- Selectable Low Ripple Current Mode
- Less than 1% Internal Reference Accuracy
- Selectable PWM-only/Auto-skip Modes
- Low-side R<sub>DS(on)</sub> Loss-less Current Sensing
- R<sub>SENSE</sub> Accurate Current Sense Option
- Internal Soft-start and Integrated V<sub>OUT</sub> Discharge Transistors
- Integrated 2-V Reference
- Adaptive Gate Drivers with Integrated Boost Diode
- Power Good for Each Channel with Delay Timer
- Fault Disable Mode
- Supply Input Voltage Range: 4.5 V to 28 V

#### **APPLICATIONS**

Notebook Computers System Bus and I/O

#### DESCRIPTION

The TPS51120 is a highly sophisticated dual current mode synchronous step-down controller. It is a full featured controller designed to run directly off a threeor four-cell Li-ion battery and provide high-power and 5-V and/or 3.3-V standby regulation for all the downstream circuitry in a notebook computer system. High current, 100-mA, 5-V or 3.3-V on-board linear regulators have glitch-free switch over function to SMPS and can be kept alive independently during standby state. The pseudo-constant frequency adaptive on-time control scheme supports full range of current mode operation including simplified loop compensation, ceramic output capacitors as well as seamless transition to reduced frequency operation at light-load Ď-CAP™ Optional mode condition. operation optimized for SP-CAP or POSCAP output capacitors allows further reduction of external compensation parts. Dynamic UVP supports VIN line sag without latch off by hitting 5V UVP. No negative voltage appears at output voltage node during UVLO, UVP, and OCP, OTP or loss of VIN.

The TPS51120 32-pin QFN package is specified from –40°C to 85°C ambient temperature.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

D-CAP is a registered trademark of Texas Instruments.



### ORDERING INFORMATION (1) (2)

| TA            | PACKAGE         | ORDERABLE<br>PART<br>NUMBER | PINS | OUTPUT<br>SUPPLY | MINIMUM<br>ORDER<br>QUANTITY | ECO PLAN            |
|---------------|-----------------|-----------------------------|------|------------------|------------------------------|---------------------|
| -40°C to 85°C | PLASTIC QUAD    | TPS51120RHBT                | 32   | Tape-and-reel    | 250                          | Green               |
| -40 C to 65 C | FLAT PACK (QFN) | TPS51120RHBR                | 32   | Tape-and-reel    | 3000                         | (RoHS and no Sb/Br) |

<sup>(1)</sup> All packaging options have Cu NIPdAu lead/ball finish.

### ABSOLUTE MAXIMUM RATINGS(1)

over operating free-air temperature range unless otherwise noted

|                  |                                     |                                                                        | TPS51120    | UNITS |  |
|------------------|-------------------------------------|------------------------------------------------------------------------|-------------|-------|--|
|                  |                                     | VBST1, VBST2                                                           | -0.3 to 36  |       |  |
|                  |                                     | VBST1, VBST2 wrt LL                                                    | -0.3 to 6   |       |  |
|                  | Input voltage range                 | VIN, EN5                                                               | -0.3 to 30  | V     |  |
|                  |                                     | SKIPSEL, TONSEL, EN1, EN2, CS1, CS2, V5FILT, VFB1, VFB2, EN3, VO1, VO2 | -0.3 to 6   |       |  |
|                  |                                     | DRVH1, DRVH2                                                           | -1 to 36    |       |  |
|                  |                                     | DRVH1, DRVH2 (wrt LL)                                                  | -0.3 to 6   |       |  |
|                  | Output voltage range                | LL1, LL2                                                               | -1 to 30    | V     |  |
|                  | Output voltage range                | VREF2, VREG3, VREG5, PGOOD1, PGOOD2, DRVL1, DRVL2, COMP1, COMP2        | -0.3 to 6   |       |  |
|                  |                                     | PGND1, PGND2                                                           | -0.3 to 0.3 |       |  |
|                  |                                     | VREF2                                                                  | 1           |       |  |
|                  | Source/sink current                 | VBST                                                                   | 100         | mA    |  |
|                  |                                     | VREG5, VREG3 (source only)                                             | 200         |       |  |
| T <sub>A</sub>   | Operating ambient temperature range |                                                                        |             |       |  |
| T <sub>stg</sub> | Storage temperature                 |                                                                        | -55 to 150  | °C    |  |
| TJ               | Junction temperature                | -40 to 125                                                             |             |       |  |
|                  | Lead temperature 1.6                | 255                                                                    |             |       |  |

<sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. All voltage values are with respect to the network ground terminal unless otherwise noted.

#### **DISSIPATION RATINGS**

| PACKAGE                   | T <sub>A</sub> < 25°C POWER RATING<br>(W) | DERATING FACTOR<br>ABOVE T <sub>A</sub> = 25°C<br>(W/°C) | T <sub>A</sub> = 85°C<br>POWER RATING<br>(W) |
|---------------------------|-------------------------------------------|----------------------------------------------------------|----------------------------------------------|
| 32-pin QFN <sup>(1)</sup> | 2.6                                       | 0.026                                                    | 1.0                                          |
| 32-pin QFN <sup>(2)</sup> | 2.9                                       | 0.029                                                    | 1.2                                          |

<sup>(1)</sup> JEDEC standard PCB.

<sup>(2)</sup> For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI website at www.ti.com.

<sup>(2)</sup> Enhanced thermal conductance by 3 x 3 thermal vias beneath thermal pad.



### **RECOMMENDED OPERATING CONDITIONS**

|                       |                                                                 | MIN  | MAX  | UNIT |
|-----------------------|-----------------------------------------------------------------|------|------|------|
| Input voltage, V5FILT |                                                                 | 4.5  | 5.5  | V    |
| <br>                  | VBST1, VBST2                                                    | -0.1 | 34   |      |
|                       | VBST1, VBST2 wrt LL                                             | -0.1 | 5.5  |      |
| Input voltage range   | VIN, EN5                                                        | -0.1 | 28   | V    |
|                       | SKIPSEL, TONSEL, EN1, EN2, CS1, CS2, V5FILT, VFB1, VFB2, EN3    | -0.1 | 5.5  |      |
|                       | VO1, VO2                                                        | -0.1 | 5.5  |      |
|                       | DRVH1, DRVH2                                                    | -0.8 | 34   |      |
|                       | DRVH1, DRVH2 (wrt LL)                                           | -0.1 | 5.5  |      |
| Output voltage range  | LL1, LL2                                                        | -0.8 | 28   | V    |
| Output voltage range  | VREF2, VREG5, VREG3, PGOOD1, PGOOD2, DRVL1, DRVL2, COMP1, COMP2 | -0.1 | 5.5  | V    |
|                       | PGND1, PGND2                                                    | -0.1 | 0.1  |      |
|                       | VREF2                                                           |      | 0.08 |      |
| Source/sink current   | VBST                                                            |      | 50   | mA   |
|                       | VREG5, VREF3 (source only)                                      |      | 100  |      |
| Operating ambient tem | perature range, T <sub>A</sub>                                  | -40  | 85   | °C   |



### **ELECTRICAL CHARACTERISTICS**

over operating free-air temperature range,  $V_{VIN}$  = 12 V,  $V_{VREG5}$  =  $V_{VSFILT}$  = 5 V (unless otherwise noted)

| PARAMETER                |                                      | TEST CONDITION                                                                                     | MIN          | TYP   | MAX   | UNIT  |    |
|--------------------------|--------------------------------------|----------------------------------------------------------------------------------------------------|--------------|-------|-------|-------|----|
| SUPPLY C                 | URRENT                               |                                                                                                    |              |       |       |       |    |
| I <sub>INCCAP</sub>      | Supply current                       | VIN current, VREG5=VREG3=No<br>Load, EN3=EN5=FLOAT,<br>EN1=EN2=5V, CS=5V, COMP<br>connected to Cap | Current mode |       | 750   | 1500  |    |
| I <sub>INNOCAP</sub>     | Supply current                       | VIN current, VREG5=VREG3=No<br>Load, EN3=EN5=FLOAT;<br>EN1=EN2=5V, CS=5V, COMP=5V                  | D-CAP mode   |       | 700   | 1400  |    |
| I <sub>IN5(STBY)</sub>   | Stand-by current                     | VIN current, VREG5=No Load<br>EN3=0V, EN5=FLOAT,<br>EN1=EN2=0                                      | 5-V only     |       | 30    | 45    | μΑ |
| I <sub>IN3(STBY)</sub>   | Stand-by current                     | VIN current, VREG3=No Load<br>EN3=FLOAT, EN5=0,<br>EN1=EN2=0                                       | 3.3-V only   |       | 12    | 20    |    |
| I <sub>IN532(STBY)</sub> | Stand-by current                     | VIN current, VREG5=VREG3=VRE<br>EN3=EN5=FLOAT, EN1=EN2=0                                           | F2=No Load   |       | 100   | 150   |    |
| I <sub>IN(SHDN)</sub>    | Shut down current                    | VIN current, EN3=EN5=EN1=EN2=                                                                      | :0V          |       | 10    | 20    |    |
| VOUT and                 | VREF2 VOLTAGES                       |                                                                                                    |              |       |       |       |    |
|                          |                                      | V <sub>FB2</sub> =5V, T <sub>A</sub> = 25°C, No Load                                               |              | 3.255 | 3.300 | 3.345 |    |
|                          | Output voltage                       | V <sub>FB2</sub> =5V, T <sub>A</sub> = 0 to 85°C, No Load                                          | 3.241        | 3.300 | 3.359 | V     |    |
|                          |                                      | $V_{FB2}$ =5V, $T_A$ = -40 to 85°C, No Load                                                        | 3.234        | 3.300 | 3.366 |       |    |
| $V_{OUT}$                |                                      | V <sub>FB1</sub> =5V, T <sub>A</sub> = 25°C, No Load                                               | 4.935        | 5.000 | 5.065 |       |    |
|                          |                                      | V <sub>FB1</sub> =5V, T <sub>A</sub> = 0 to 85°C, No Load                                          | 4.910        | 5.000 | 5.090 |       |    |
|                          |                                      | $V_{FB1}$ =5V, $T_A$ = -40 to 85°C, No Load                                                        | 4.900        | 5.000 | 5.100 |       |    |
|                          |                                      | Adjustable mode output range                                                                       | 1.0          |       | 5.5   |       |    |
| $V_{ADJ}$                | Output regulation voltage            | Adjustable mode                                                                                    |              |       | 1.00  |       | V  |
|                          |                                      | Adjustable mode, T <sub>A</sub> = 25°C                                                             |              | -0.9% |       | 0.9%  |    |
| $V_{ADJ\ T}$             | Output regulation voltage tolerance  | Adjustable mode, T <sub>A</sub> = 0 to 85°C                                                        |              | -1.3% |       | 1.3%  |    |
|                          |                                      | Adjustable mode, T <sub>A</sub> = -40 to 85°C                                                      |              | -1.6% |       | 1.6%  |    |
| $V_{VREF2}$              | 2-V output regulation voltage        | I <sub>VREF2</sub> ± 50 μA, T <sub>A</sub> = 25°C                                                  |              | 1.97  | 2.00  | 2.03  |    |
| V <sub>VREF2T</sub>      | 2-V output regulation voltage toler- | I <sub>VREF2</sub> ± 50 μA, T <sub>A</sub> = 0 to 85°C                                             | 1.96         |       | 2.04  | V     |    |
| VVREF2T                  | ance                                 | I <sub>VREF2</sub> ± 50 μA, T <sub>A</sub> = -40 to 85°C                                           |              | 1.95  |       | 2.05  |    |
| h                        | VFB input current                    | VFBx=1.02V, COMPx=open                                                                             |              |       | 0.02  |       | μΑ |
| I <sub>VFB</sub>         | VI D Input current                   | VFBx=1.02V, COMPx=5V                                                                               |              | 0.02  |       | μΛ    |    |
| R <sub>DISCHARG</sub>    | Discharge switch resistance          | VOx=0.5V, T <sub>A</sub> = 25°C                                                                    |              |       | 10    | 20    | Ω  |



over operating free-air temperature range,  $V_{VIN} = 12 \text{ V}$ ,  $V_{VREG5} = V_{V5FILT} = 5 \text{ V}$  (unless otherwise noted)

|                        | PARAMETER                         | TEST CONDITIONS                                                                               | MIN   | TYP  | MAX   | UNIT |
|------------------------|-----------------------------------|-----------------------------------------------------------------------------------------------|-------|------|-------|------|
| VREG3 VC               | DLTAGE                            |                                                                                               |       |      |       |      |
| V <sub>VREG3</sub>     | VREG3 Output Regulation Voltage   | I <sub>VREG3</sub> = 20 mA, 6V < VIN < 28V, T <sub>A</sub> = 25°C                             | 3.25  | 3.30 | 3.35  |      |
|                        |                                   | $I_{VREG3} = 1 - 50 \text{ mA}$ , $6V < VIN < 28V$ , $T_A = 0 \text{ to } 85^{\circ}\text{C}$ | 3.21  |      | 3.37  | V    |
| $V_{VREG3T}$           | VREG3 Output Voltage Tolerance    | $I_{VREG3}$ = 1 - 100 mA , 6V < VIN < 28V, $T_{A} =$ -40 to 85°C                              | 3.16  |      | 3.39  |      |
| I <sub>VREG3</sub>     | VREG3 Output Current              | T <sub>A</sub> = 25°C, VREG3=3.14V <sup>(1)</sup>                                             |       | 170  |       | mA   |
| \/                     | VREG3 Bootstrap Switch            | Rising edge of VO2, VREG3 drops to VO2 voltage                                                | 2.85  | -    | 3.10  | V    |
| V <sub>LDO3SW</sub>    | Threshold                         | Hysteresis                                                                                    |       | 120  |       | mV   |
| R <sub>LDO3SW</sub>    | VREG3 Bootstrap Switch Resistance |                                                                                               |       | 1.3  | 3.0   | Ω    |
| VREG5 VC               | DLTAGE                            |                                                                                               |       |      |       |      |
| V <sub>VREG5</sub>     | VREG5 Output Regulation Voltage   | I <sub>VREG5</sub> = 20 mA, 6V < VIN < 28V, TA= 25°C                                          | 4.925 | 5.00 | 5.075 |      |
| $V_{VREG5T}$           | VREG5 Output Voltage Tolerance    | $I_{VREG5}$ = 1 - 50 mA , 6V < VIN < 28V, $T_A$ = 0 to 85°C                                   | 4.89  |      | 5.11  | V    |
|                        |                                   | $I_{VREG5}$ = 1 - 100 mA , 6V < VIN < 28V, $T_{A} \! =$ -40 to 85°C                           | 4.80  |      | 5.15  |      |
| I <sub>VREG5</sub>     | VREG5 Output Current              | T <sub>A</sub> = 25°C, VREG5=4.75 V <sup>(1)</sup>                                            |       | 200  |       | mA   |
| \/                     | VREG5 Bootstrap Switch            | Rising edge of VO1, VREG5 drops to VO1 voltage                                                | 4.30  |      | 4.85  | V    |
| V <sub>LDO5SW</sub>    | Threshold                         | Hysteresis                                                                                    |       | 140  |       | mV   |
| R <sub>LDO5SW</sub>    | VREG5 Bootstrap Switch Resistance |                                                                                               |       | 1.3  | 3.0   | Ω    |
| TRANSCO                | NDUCTANCE AMPLIFIER               |                                                                                               |       |      |       |      |
| Gm                     | Gain                              | T <sub>A</sub> = 25°C                                                                         |       | 280  |       | μS   |
| I <sub>COMPSINK</sub>  | COMP Maximum Sink Current         | VFBx=1.05V, COMPx=1.28V                                                                       | 8     | 12   | 16    | ^    |
| I <sub>COMPSRC</sub>   | COMP Maximum Source Current       | VFBx=0.95V, COMPx=1.28V                                                                       | -15   | -11  | -7    | μΑ   |
| $V_{\text{COMPHI}}$    | COMP High Clamp Voltage           | CSx=0V, VFBx=0.95V                                                                            | 1.26  | 1.34 | 1.42  | V    |
| $V_{COMPLO}$           | COMP Low Clamp Voltage            | CSx=0V, VFBx=1.05V                                                                            | 1.08  | 1.12 | 1.20  |      |
| OUTPUT D               | PRIVER                            |                                                                                               |       |      |       |      |
| D                      | DRVH resistance                   | Source, V <sub>VBST-DRVH</sub> = 1V                                                           |       | 3.5  | 7     |      |
| R <sub>DRVH</sub>      | DRVH resistance                   | Sink, V <sub>DRVH-LL</sub> = 1V                                                               |       | 1.5  | 3     | Ω    |
| D                      | DRVL resistance                   | Source, V <sub>VREG5-DRVL</sub> = 1V                                                          |       | 3.5  | 7     | 52   |
| $R_{DRVL}$             | DRVL resistance                   | Sink, V <sub>DRVL-PGND</sub> = 1V                                                             |       | 1.5  | 3     |      |
| <b>-</b>               | Dood time                         | DRVH-off to DRVL-on, T <sub>A</sub> = 25°C                                                    |       | 20   |       |      |
| $T_D$                  | Dead time                         | DRVL-off to DRVH-on, T <sub>A</sub> = 25°C                                                    | 30    | 60   |       | ns   |
| $V_{DTH}$              | DRVH-off threshold                | LL to GND <sup>(1)</sup>                                                                      |       | 2    |       | V    |
| V <sub>DTL</sub>       | DRVL-off threshold                | DRVL to GND (1)                                                                               |       | 1.1  |       | V    |
| INTERNAL               | BST DIODE                         |                                                                                               |       |      |       |      |
| V <sub>FBST</sub>      | Forward Voltage                   | V <sub>VREG5-VBST</sub> , I <sub>F</sub> = 10 mA, T <sub>A</sub> = 25°C                       | 0.7   | 0.8  | 0.9   | V    |
| I <sub>RBST</sub>      | Reverse Current                   | VBST = 34 V, VREG5=5V                                                                         |       | 0.1  | 1.0   |      |
| I <sub>BST(LEAK)</sub> | VBST Leakage current              | VBST=34V, LL=28V, EN3=EN5=EN1=EN2=0V                                                          |       | 0.1  | 1.0   | μΑ   |

<sup>(1)</sup> Ensured by design. Not production tested.



over operating free-air temperature range,  $V_{VIN}$  = 12 V,  $V_{VREG5}$  =  $V_{VSFILT}$  = 5 V (unless otherwise noted)

|                        | PARAMETER                                 | TEST CONDITIONS                                                                                   | MIN         | TYP  | MAX  | UNIT  |
|------------------------|-------------------------------------------|---------------------------------------------------------------------------------------------------|-------------|------|------|-------|
| ON-TIME T              | IMER, INTERNAL SOFT-START a               | nd HOUSEKEEPING CLOCK                                                                             | •           |      |      |       |
| T <sub>ON1a</sub>      | On time, 5V, 180 kHz                      | V <sub>LL1</sub> =12V, V <sub>OUT1</sub> =5V, TONSEL=5V, T <sub>A</sub> = 25°C                    | 2150        | 2340 | 2530 |       |
| T <sub>ON1b</sub>      | On time, 5V, 220 kHz                      | V <sub>LL1</sub> =12V, V <sub>OUT1</sub> =5V, TONSEL=FLOAT, T <sub>A</sub> = 25°C                 | 1790        | 1950 | 2110 |       |
| T <sub>ON1c</sub>      | On time, 5V, 280 kHz                      | V <sub>LL1</sub> =12V, V <sub>OUT1</sub> =5V, TONSEL=2V, T <sub>A</sub> = 25°C                    | 1370        | 1490 | 1610 |       |
| T <sub>ON1d</sub>      | On time, 5V, 380 kHz                      | V <sub>LL1</sub> =12V, V <sub>OUT1</sub> =5V, TONSEL=GND, T <sub>A</sub> = 25°C                   | 1020        | 1110 | 1200 |       |
| T <sub>ON2a</sub>      | On time, 3.3V, 270 kHz                    | V <sub>LL2</sub> =12V, V <sub>OUT2</sub> =3.3V, TONSEL=5V, T <sub>A</sub> = 25°C                  | 940         | 1030 | 1120 |       |
| T <sub>ON2b</sub>      | On time, 3.3V, 330 kHz                    | V <sub>LL2</sub> ==12V, V <sub>OUT1</sub> =3.3V, TONSEL=FLOAT, T <sub>A</sub> = 25°C              | 780         | 850  | 920  | ns    |
| T <sub>ON2c</sub>      | On time, 3.3V, 430 kHz                    | V <sub>LL2</sub> ==12V, V <sub>OUT1</sub> =3.3V, TONSEL=2V, T <sub>A</sub> = 25°C                 | 580         | 650  | 720  |       |
| T <sub>ON2d</sub>      | On time, 3.3V, 580 kHz                    | V <sub>LL2</sub> ==12V, V <sub>OUT1</sub> =3.3V, TONSEL=GND, T <sub>A</sub> = 25°C                | 430         | 480  | 530  |       |
| T <sub>ON(MIN)1</sub>  | Minimum on time, 5V                       | T <sub>A</sub> = 25°C, TONSEL=GND, V <sub>LL1</sub> =28V, VO1=1V                                  |             | 70   |      |       |
| T <sub>ON(MIN)2</sub>  | Minimum on time, 3.3V                     | T <sub>A</sub> = 25°C, TONSEL=GND, V <sub>LL2</sub> =28V, VO2=1V                                  |             | 45   |      |       |
| T <sub>OFF(MIN)</sub>  | Minimum off time                          | T <sub>A</sub> = 25°C, VFB=0.9V, LL=0.5V                                                          |             | 480  |      |       |
| T <sub>SS</sub>        | Internal Soft Start Timer                 | T <sub>A</sub> = 25°C, ENx>3V                                                                     |             | 772  |      | clks  |
| SL <sub>SS</sub>       | Internal Soft Start Slope                 | T <sub>A</sub> = 25°C, ENx>3V, Slope wrt. VFB <sup>(2)</sup>                                      |             | 0.3  |      | V/ms  |
| F <sub>CLK</sub>       | HK clock frequency                        |                                                                                                   | 230         | 290  | 350  | kHz   |
|                        | IC THRESHOLD                              |                                                                                                   |             |      |      |       |
|                        |                                           | EN3, EN5, low to high                                                                             | 0.4         | 0.6  | 0.8  |       |
| V <sub>ENLDOH</sub>    | LDO enable threshold                      | Hysteresis                                                                                        |             | 0.2  |      |       |
| V <sub>ENLDOFL3</sub>  | EN3 pullup voltage                        | EN3 = FLOAT (OPEN) (2)                                                                            |             | 1.7  |      | V     |
| V <sub>ENLDOFL5</sub>  | EN5 pullup voltage                        | EN5= FLOAT (OPEN) (2)                                                                             |             | 3.3  |      |       |
| ENLDOFL                | EN3, EN5 pullup current                   | VENx < 0.5V                                                                                       |             | 1.5  | 4.0  | μΑ    |
|                        |                                           | Wake up                                                                                           | 3.8         | 4.0  | 4.2  | ·     |
| V <sub>UV(VREG5)</sub> | VREG5 UVLO threshold                      | Hysteresis                                                                                        | 100         | 200  | 300  | mV    |
|                        |                                           | Auto-SKIP Mode Enabled                                                                            | 0           |      | 0.7  |       |
| V <sub>SKIPSEL</sub>   | SKIPSEL threshold                         | Auto-SKIP Mode Enabled, Faults Off                                                                | 1.3         |      | 2.2  |       |
| OITH OLL               |                                           | PWM-Only Mode Enabled                                                                             | 2.7         |      | 5.5  |       |
|                        |                                           | Fast Switching Frequency                                                                          | 0           |      | 0.7  | V     |
|                        |                                           | Medium Switching Frequency #2                                                                     | 1.3         |      | 2.2  |       |
| $V_{TONSEL}$           | TONSEL threshold                          | Medium Switching Frequency #1                                                                     | 2.7         |      | 3.0  |       |
|                        |                                           | Slow Switching Frequency                                                                          | 4.5         |      | 5.5  |       |
|                        |                                           | SKIPSEL, TONSEL=0V                                                                                |             | 1    | 3    |       |
| SEL                    | SKIPSEL/TONSEL input current              | SKIPSEL, TONSEL=5V                                                                                |             | 1    | 2    | μΑ    |
| V <sub>ENSWSTAT</sub>  | EN1, EN2 SS Start Voltage                 | BJT Base input, Switcher begins to Track ENx                                                      | 0.5         | 0.9  | 1.2  |       |
| V <sub>ENSWEND</sub>   | EN1, EN2 SS End Voltage                   | 'Logic High' Level for Switcher Enable when using Internal Softstart, 0°C ≤ T <sub>A</sub> ≤ 85°C |             | 2.75 | 2.90 | V     |
| ENSW1,2                | EN1, EN2 Pullup Current                   | EN1, EN2=0.6V                                                                                     | 1           | 2    | 3    | μΑ    |
| V <sub>THVFB1</sub>    | VFB1 threshold                            | 5.0V preset output                                                                                | V5FILT -0.3 |      |      |       |
| V <sub>THVFB2</sub>    | VFB2 threshold                            | 3.3V preset output                                                                                | V5FILT -0.3 |      |      | V     |
| CURRENT                |                                           | '                                                                                                 | 1           |      |      |       |
| V <sub>OCL</sub>       | Current limit threshold                   | Resistor sense scheme , V <sub>PGND - VCS</sub> voltage, PGOOD=Hi                                 | 67          | 80   | 93   | mV    |
| I <sub>TRIP</sub>      | CS Sink Current                           | R <sub>DS(ON)</sub> sense scheme, PGOOD=Hi, T <sub>A</sub> = 25°C                                 | 9           | 10   | 11   | μΑ    |
| TC <sub>ITRIP</sub>    | I <sub>TRIP</sub> temperature Coefficient | R <sub>DS(ON)</sub> sense scheme, On the basis of 25°C                                            |             | 4500 |      | ppm/° |



over operating free-air temperature range,  $V_{VIN} = 12 \text{ V}$ ,  $V_{VREG5} = V_{V5FILT} = 5 \text{ V}$  (unless otherwise noted)

|                      | PARAMETER                               | TEST CONDITIONS                                                                  | MIN  | TYP  | MAX  | UNIT |
|----------------------|-----------------------------------------|----------------------------------------------------------------------------------|------|------|------|------|
| V <sub>OCLoff</sub>  | OCP Comparator Offset                   | $(V_{VREG5-CS}-V_{PGND-LL})$ voltage, $V_{VREG5-CS} = 80$ mV, $R_{DS(ON)}$ sense | -10  | 0    | 10   |      |
| V <sub>R(trip)</sub> | Current limit threshold setting range   | V <sub>V5FILT</sub> -V <sub>CS</sub> voltage                                     | 30   |      | 150  | mV   |
| V <sub>ZC</sub>      | Zero cross detection Comparator offset  | V <sub>PGNDx</sub> -V <sub>LLx</sub> voltage, SKIPSEL=0V                         | -5   | 1    | 5    |      |
| POWERG               | OOD COMPARATOR                          |                                                                                  |      |      |      |      |
| .,                   | DOOD Threehold                          | Power Bad Threshold                                                              | ±7%  | ±10% | ±13% |      |
| V <sub>TH(PG)</sub>  | PGOOD Threshold                         | Hysteresis                                                                       |      | ±5%  |      |      |
| I <sub>PG(MAX</sub>  | PGOOD Sink Current                      | PGOOD=0.5 V                                                                      | 2.5  | 5.0  |      | mA   |
| T <sub>PGDEL</sub>   | PGOOD Delay Timer                       | Delay for PGOOD in, 'clks'=HK Clock                                              |      | 256  |      | clks |
|                      | OLTAGE and OVERVOLTAGE PRO              | TECTION                                                                          |      |      |      |      |
| V <sub>OVP</sub>     | VFBx OVP Trip Threshold                 | OVP detect                                                                       | 110% | 115% | 120% |      |
| T <sub>OVPDEL</sub>  | VFBx OVP Delay Time                     |                                                                                  |      | 2    |      | ms   |
| .,                   | VED LINE To The color                   | UVP detect                                                                       | 65%  | 70%  | 75%  |      |
| V <sub>UVP</sub>     | VFBx UVP Trip Threshold                 | Hysteresis                                                                       |      | 6%   |      |      |
| T <sub>UVPDEL</sub>  | VFBx UVP Delay Timer                    | 'clks'=HK Clock                                                                  |      | 128  |      | clks |
|                      | SHUTDOWN                                |                                                                                  |      |      |      |      |
| _                    | The arrest also states on the goods 1.3 | Shutdown temperature                                                             |      | 145  |      | °C   |
| T <sub>SDN1</sub>    | Thermal shutdown threshold              | Hysteresis                                                                       | 10   |      |      |      |



### **DEVICE INFORMATION**

#### **TERMINAL FUNCTIONS**

| TERMINAL |     |     | DECORPORTION                                                                                                                                                                                                                       |  |  |  |  |
|----------|-----|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| NAME     | NO. | I/O | DESCRIPTION                                                                                                                                                                                                                        |  |  |  |  |
| COMP1    | 2   | 0   | Loop compensation pin (error amplifier output). Connect RC from this pin to GND for proper loop compensation                                                                                                                       |  |  |  |  |
| COMP2    | 7   | 0   | n current mode operation. Tie this pin to V5FILT for D-CAP™ mode operation.                                                                                                                                                        |  |  |  |  |
| CS1      | 23  | ı   | Current sense comparator input (-) for resistor sensing scheme. Or, overcurrent trip setting input for R <sub>DS(on)</sub>                                                                                                         |  |  |  |  |
| CS2      | 18  | 1   | current sense scheme if connected to V5FILT through the threshold setting resistor.                                                                                                                                                |  |  |  |  |
| DRVH1    | 27  | 0   | n-side MOSFET gate drive output. Source 3.5 $\Omega$ , sink 1.5 $\Omega$ , LL-node referenced floating driver. Drive                                                                                                               |  |  |  |  |
| DRVH2    | 14  | 0   | voltage corresponds to VBST to LL voltage.                                                                                                                                                                                         |  |  |  |  |
| DRVL1    | 25  | 0   | Rectifying (low-side) MOSFET gate drive output. Source 3.5 $\Omega$ , sink 1.5 $\Omega$ , PGND referenced driver. Drive                                                                                                            |  |  |  |  |
| DRVL2    | 16  | 0   | voltage is VREG5 voltage.                                                                                                                                                                                                          |  |  |  |  |
| EN1      | 29  | ı   | Channel 1 and Channel 2 SMPS enable pins. Connect to 5 V to turn on with internal 3-ms soft-start. Slower                                                                                                                          |  |  |  |  |
| EN2      | 12  | - 1 | soft-start is possible by applying an external capacitor from each of these pins to ground to program ramp rate.                                                                                                                   |  |  |  |  |
| EN3      | 10  | ı   | VREG3, 3.3-V low dropout linear regulator enable pin. Connect to GND to disable. Float or tie to enabled VREG5 to turn on the regulator.                                                                                           |  |  |  |  |
| EN5      | 9   | ı   | VREG5, 5-V low dropout linear regulator enable pin. Connect to GND to disable. Float or tie to VBAT to turn on the regulator.                                                                                                      |  |  |  |  |
| GND      | 5   | ı   | Signal ground pin.                                                                                                                                                                                                                 |  |  |  |  |
| LL1      | 26  | I/O | High-side MOSFET gate driver return. Also serve as current sense comparator input (-) for R <sub>DS(on)</sub> sensing, and                                                                                                         |  |  |  |  |
| LL2      | 15  | I/O | input voltage monitor for on-time control circuitry                                                                                                                                                                                |  |  |  |  |
| PGND1    | 24  | I/O | Ground return for rectifying MOSFET gate driver. Connect PGND2, PGND1 and GND strongly together near                                                                                                                               |  |  |  |  |
| PGND2    | 17  | I/O | the source of the rectifying FET or the GND connection of the current sense resistor. Also serve as current sense comparator input (+).                                                                                            |  |  |  |  |
| PGOOD1   | 30  | 0   | Power-good window comparator open drain output. Pull up with resistor to V5FILT or appropriate signal                                                                                                                              |  |  |  |  |
| PGOOD2   | 11  | 0   | voltage. Current capability is 5-mA. PGOOD goes high 1-ms after VFB is within specified limits. Power bad (terminal goes low) is within 10 μs.                                                                                     |  |  |  |  |
| SKIPSEL  | 32  | 1   | Skip and fault mode selection pin. Refer to Table 2                                                                                                                                                                                |  |  |  |  |
| TONSEL   | 31  | ı   | On-time selection pin. Refer to Table 1 and Table 2.                                                                                                                                                                               |  |  |  |  |
| V5FILT   | 20  | ı   | 5-V supply input for the entire control circuit. Should be provided from VREG5 via RC filter.                                                                                                                                      |  |  |  |  |
| VBST1    | 28  | - 1 | Supply Input for High-side MOSFET Driver. Connect capacitor from this pin to respective LL terminal. An                                                                                                                            |  |  |  |  |
| VBST2    | 13  | 1   | internal PN diode is connected between VREG5 to each of these pins. User can add external schottky diode if forward drop is critical to drive the power MOSFET.                                                                    |  |  |  |  |
| VFB1     | 3   | ı   | SMPS feedback input. Connect the feedback resistor divider here for adjustable outputs. Tie these pins to                                                                                                                          |  |  |  |  |
| VFB2     | 6   | ı   | V5FILT or for fixed output option. Refer to Table 2                                                                                                                                                                                |  |  |  |  |
| VIN      | 22  | ı   | Supply Input for 5-V and 3.3-V linear regulator. Typically connected to VBAT.                                                                                                                                                      |  |  |  |  |
| VO1      | 1   | ı   | These terminals serve four functions: on-time adjustment, output discharge, VREG5, VREG3 switchover input                                                                                                                          |  |  |  |  |
| VO2      | 8   | ı   | and feedback inputs for 5-V, 3.3-V fixed-output option. Connect to positive terminal of respective switch mode power supply's output capacitor.                                                                                    |  |  |  |  |
| VREF2    | 4   | 0   | 2-V reference output. Capable of ±50-μA, ±2% over 0 - 85°C temperature range. Bypass to GND by 1-nF ceramic capacitor. Tie this pin to GND disables both SMPS.                                                                     |  |  |  |  |
| VREG3    | 19  | 0   | 3.3-V, 100-mA low dropout linear regulator output. Bypass to PGND by 10-μF ceramic capacitor. Runs from VIN supply. Shuts off with EN3. Switches over to VO2 when 3.1 V or above is provided.                                      |  |  |  |  |
| VREG5    | 21  | 0   | 5-V, 100-mA low dropout linear regulator output. Bypass to PGND by 10-μF ceramic capacitor. Runs from VIN supply. Internally connected to VBST and DRVL. Shuts off with EN5. Switches over to VO1 when 4.8 V or above is provided. |  |  |  |  |







### **BLOCK DIAGRAM (One Channel Only Shown)**





#### **DETAILED DESCRIPTION**

#### **PWM Operation**

The switching mode power supply (SMPS) block of TPS51120 supports an adaptive on time control pulse-width-modulation (PWM). Switching frequency is selectable from four choices for maximum efficiency (5 V/180 kHz, 3.3 V/270 kHz), minimum component size (5 V/380 kHz, 3.3 V/580 kHz) or the other two intermediates. The TPS51120 supports both true current mode control and D-CAP™ mode control, selectable up to the requirements from system design. All N-channel MOSFET totem-pole architecture is employed for external switches. The synchronous top (high-side) MOSFET is turned on, or is "SET", at the beginning of each cycle. This MOSFET is turned off, or is "RESET" after a constant "on-time" period which is defined by the frequency of customer's choice and input and output voltage ratio. The top MOSFET is turned on again if inductor current is reduced to meet both conditions of,

- 1. the current level corresponds to the error amount of output voltage and,
- 2. below the overcurrent limit level

Repeating operation in this manner, the controller regulates the output voltage. The synchronous bottom (low-side) or the rectifying MOSFET is turned on each cycle in the negative phase to the top MOSFET to keep the conduction loss minimum. The rectifying MOSFET turns off on the event reverse inductor current flow is detected. This enables seamless transition to skip mode function so that high efficiency is kept over a broad range of load current. At the beginning of the soft start period, the rectifying MOSFET remains in the off state until the top MOSFET is turned on for at least once.

#### **Current Mode**

The current mode scheme is a sequence of feedback control described as follows. The output voltage is monitored at the middle point of voltage divider resistors and fed back to a transconductance amplifier. The amplifier outputs target current level proportional to error amount between the feedback voltage and the internal 1 V reference voltage. The inductor current level is monitored during the off-cycle, when rectifying MOSFET is turned on. The PWM comparator compares the inductor current signal with this target current level that is indicated at the COMP pin voltage. When both signals are equal (at the valley of the current sense signal), the comparator provides the "SET" signal to the gate driver latch. The current mode option has relatively higher flexibility by the external compensation network provided to the COMP pin. And it is suitable for lowest ripple design with output capacitor(s) having ultra-low ESR. More detail information about loop compensation and parameter design can be found in the *Loop Compensation and External Parts* section. When sensing the inductor current, accuracy and cost always trades off. In order to give the circuit designer a choice between these two, TPS51120 supports both of external resistor sensing and MOSFET R<sub>DS(on)</sub> sensing. Please contact factory for current mode EVM with R<sub>SENSE</sub> capability.

#### **D-CAP™ Mode**

The D-CAP™ mode operation is enabled by tying the COMP pin to V5FILT. In this mode, the PWM comparator monitors the feedback voltage directly and compares the voltage with the internal 1-V reference. When both signals are equal at the valley of the voltage sense signal, the comparator provides the "SET" signal to the top MOSFET gate driver. Because the compensation network is implemented on the part and the output waveform itself is used as the error signal, external circuit design is largely simplified. Another advantage of the D-CAP™ mode is its inherent fast transient response. A trade-off is a sufficient amount of ESR required in the output capacitor. SPCAP or POSCAP is recommended. The inductor current information is still used in the D-CAP™ mode for over current protection and light load operation. Do NOT neglect current sensing design in this mode. To summarize, the D-CAP™ mode is suitable for the lowest external component count with the fastest transient response, but with relatively large ripple voltage. It is easy to design the loop once appropriate output capacitor and inductor current ripple is selected. Please refer to loop compensation and parameter design in the *Loop Compensation and External Parts* section for more information.



#### **Adaptive On-Time Control**

The TPS51120 employs adaptive on time control scheme and does not have a dedicated oscillator on board. However, it works almost constant frequency over the entire input voltage range (pseudo-constant frequency) by feed-forwarding the input and output voltage into the on-time one-shot timer. The on-time is controlled inverse proportional to the input voltage and proportional to the output voltage so that the duty ratio is kept as  $V_{OUT}/V_{IN}$  technically with the same cycle time. The input voltage monitoring is accomplished through sensing the LL node, not at VIN node, during the 'ON' state. This eliminates the influence of the voltage drop across the top MOSFET to the frequency especially in heavy load condition. The VIN pin is not used for the on-time control but used only for the 5 V and 3.3 V regulators' supply. The switching frequency is selectable from four combinations shown in the table below by setting TONSEL pin voltage. This allows the system design to pursue highest efficiency (5 V/180 kHz, 3.3 V/270 kHz), smallest components size (5 V/380 kHz, 3.3 V/580 kHz) or a good balance of both in the medium. Also shown in the table are the typical on-time for each frequency and 5 V, 3.3 V outputs at VIN=12. Output voltage feed-forward is enabled after the output voltage exceeds 1.0 V in order to achieve stable start up.

Table 1. Frequency Selection and Typical On-Time

| TONSEL CONNECTION | CH1(LL1=        | VIN=12 V)          | CH2 (LL2=VIN=12 V) |                      |  |
|-------------------|-----------------|--------------------|--------------------|----------------------|--|
|                   | FREQUENCY (kHz) | ON-TIME @ 5 V (ns) | FREQUENCY (kHz)    | ON-TIME @ 3.3 V (ns) |  |
| V5FILT            | 180             | 2340               | 270                | 1030                 |  |
| FLOAT (OPEN)      | 220             | 1950               | 330                | 850                  |  |
| VREF2             | 280             | 1490               | 430                | 650                  |  |
| GND               | 380             | 1111               | 580                | 480                  |  |

#### **Programming Table**

The TPS51120 has varieties of configurations choice. It is important to tailor appropriately with regard to the system design requirements. Table below shows programming table for the control scheme selection, frequency selection, output voltage selection and skip selection. Faults-off disables UVP, OVP and UVLO. This is mainly intended for debugging purpose. Enable states and possible connections for the LDO's EN3, EN5 pins and SMPS's EN1, EN2 pins are also shown.

**Table 2. Function Programming Table** 

| PIN                    | GND                           | VREF2                                               | FLOAT                               | V5FILT            |  |  |
|------------------------|-------------------------------|-----------------------------------------------------|-------------------------------------|-------------------|--|--|
| COMP                   | N/A                           | N/A                                                 | Current Mode<br>(apply R-C network) | D-CAP™ Mode       |  |  |
| TONSEL (CH1/CH2) [kHz] | 380 / 580 280 / 430 220 / 330 |                                                     | 180 / 270                           |                   |  |  |
| VFB1                   | Adjusta                       | Adjustable output (connect to the resistor divider) |                                     |                   |  |  |
| VFB2                   | Adjusta                       | Adjustable output (connect to the resistor divider) |                                     |                   |  |  |
| SKIPSEL                | AUTO-SKIP                     | AUTO-SKIP (FAULTS OFF)                              | PWM                                 | PWM               |  |  |
| EN1, EN2               | Switcher Off                  | Not used                                            | Switcher on                         | Switcher on       |  |  |
| EN3, EN5               | LDO Off                       | Not used                                            | LDO on                              | LDO on (EN3 only) |  |  |



#### **Light Load Operation**

TPS51120 automatically reduces switching frequency at light load condition to maintain high efficiency. This reduction of frequency is achieved smoothly and without an increase in load regulation. Detail operation is described as follows. As the output current decreases from heavy load condition, the inductor current is also reduced and eventually comes to the point that its 'valley' touches zero current, which is the boundary between continuous conduction and discontinuous conduction modes. The rectifying MOSFET is turned off when this zero inductor current is detected. The on-time is kept the same as that in the heavy load condition. As the load current further decreases, the converter runs in discontinuous conduction mode and it takes longer and longer to discharge the output capacitor to the level that requires next 'ON' cycle. This results in reducing the switching frequency. In reverse, when the output current increases from light load to heavy load, switching frequency increases to the constant predetermined frequency as the inductor current reaches to the continuous conduction. The transition load point to the light load operation  $I_{OUT(LL)}$  (i.e. the threshold between continuous and discontinuous conduction mode) can be calculated as shown in Equation 1.

$$I_{OUT(LL)} = \frac{1}{2 \times L \times f} \times \frac{\left(V_{IN} - V_{OUT}\right) \times V_{OUT}}{V_{IN}}$$
(1)

where f is the PWM switching frequency which is determined by TONSEL pin. Switching frequency versus output current in the light load condition is a function of L, f,  $V_{IN}$  and  $V_{OUT}$ , but it decreases almost proportional to the output current from the  $I_{OUT(LL)}$  given in Equation 1.

#### **Forced PWM Operation**

Tying SKIPSEL to V5FILT or leaving it float force the part to operate in continuous conduction mode for entire load range by disabling zero inductor current detection. Switching frequency is kept at the frequency selected by TONSEL input. System designers may want to use this mode to avoid certain frequency in light load condition with the cost of low efficiency. However, please be aware the output has a capability to both sink and source current in this mode. If the output terminal is connected to a voltage source higher than the regulated voltage, the converter sinks current from the output and boosts the charge into the input capacitor. This may cause unexpected high voltage at VIN and may damage the part.

### 5V, 100 mA, LDO and Switchover (VREG5)

A 5-V, 100-mA linear regulator is integrated in the TPS51120. This low drop-out (LDO) regulator services the main analog supply rail for the IC and provides the current for the gate drivers. The regulator is a PMOS type with transconductance control and the pole is determined by the value of output capacitance. Typically, the value of this capacitor must be greater than 4.7  $\mu$ F. A 10- $\mu$ F ceramic capacitor is recommended for a typical design. Current limit and thermal protection are included in the regulator. Additionally, if the VO1 voltage exceeds 4.8 V, then the regulator is switched off and the 5V rails are bootstrapped to the 5-V switcher output, improving the efficiency of the converter. A glitch-free switchover is accomplished. The VREG5 output voltage does not show a short "glitch" down to 4.8 V when this bootstrapping action is taken. The switchover impedance from VO1 to VREG5 is typically 1.3  $\Omega$ . Standby current is designed for 30- $\mu$ A operation allowing the user to leave the regulator alive while maintaining maximum battery life. The EN5 pin is a high voltage input and can be tied to VBAT or left open to enable the 5-V regulator. This 5-V regulator must be enabled prior to enable switching regulators. Pull EN5 to ground to shut off the regulator. Disabling the regulator does not promise shutting down the switchers once 5 volts is supplied via the bootstrap path. Because switchover occurs, the 5-V switcher MUST be turned off with the LDO in order to shut down the device. EN5 does NOT function as a master disable.

#### 3.3V, 100 mA, LDO and Switchover (VREG3)

A 3.3-V, 100-mA linear regulator is integrated as a second regulator in the TPS51120. This LDO provides a handy standby supply for 3.3 V 'Always On' voltages in the notebook system. The characteristics of this LDO are identical to the 5V LDO except for the switchover voltage. Apply 10- $\mu$ F ceramic capacitor from VREG3 to PGND in adjacent to the device. If the VO2 voltage exceeds 3.1 V, then this regulator is switched off and the 3.3 V rail is bootstrapped to the 3.3 V switcher. Note if the VO2 voltage is set higher by external feedback dividers, for example 5 V, that high voltage is presented at VREG3 after switchover. The EN3 pin is a low voltage input that can be tied to V5FILT or left open to enable the 3.3-V regulator. This 3.3-V regulator can be turned on or kept alive independent to the 5-V regulator.



#### 2V, 50 μA Sink/Source Reference (VREF2)

This is a handy reference for generating auxiliary voltages. The tolerance is  $\pm 2\%$  over 50- $\mu A$  load and  $0^{\circ}C$  to  $85^{\circ}C$  ambient temperature ranges. The four-state logic (SKIPSEL, TONSEL) takes advantage of this reference for additional selection modes. This reference is enabled when both EN3 and EN5 become high, shuts down after both switchers are turned off and VREG5 or VREG3 is shut down. Please refer to Table 4. If this output is forcibly tied down to ground, both SMPS are turned off without latch. Bypass VREF2 pin to GND by a 1-nF capacitor.

#### **Low-Side Driver**

The low-side gate driver, DRVL, is designed to drive high current low  $R_{DS(on)}$  N-channel MOSFET(s). The maximum drive voltage is 5.5 V which is delivered from VREF5 pin. The instantaneous drive current is supplied from the output capacitor at the VREF5 pin. The average drive current is equal to the FET's gate charge at VGS=5 V times switching frequency. The VREG5 pin voltage may contain high frequency noise due to parasitic inductance by wiring and pointing current flow into the gate capacitor. The drive capability is represented by its internal resistance, which are 3.5  $\Omega$  for VREG5 to DRVL and 1.5  $\Omega$  for DRVL to PGND. Adaptive dead time control generates delay times between top MOSFET off to bottom MOSFET on, and bottom MOSFET off to top MOSFET on, preventing the totem-pole switches to shoot through. Top MOSFET off is detected as LL-node voltage declining below 2 V. Bottom MOSFET off is detected as DRVL voltage become 1.1 V.

### **High-Side Driver**

The high-side gate driver, DRVH, is designed to drive high current, low  $R_{DS(on)}$  N-channel MOSFET(s). When configured as a LL-node referenced floating driver, connect 0.1- $\mu$ F ceramic capacitor between corresponding VBST pin and LL pin. A 5-V bias voltage is delivered from VREG5 supply. VBST is internally connected to VREG5 through a high voltage PN diode. This internal diode provides sufficient gate voltage for ordinary 4.5-V drive power MOSFETs and helps reducing external component. However, in the case where the gate bias voltage is critical for driving the top MOSFET, application designer may add an external schottky diode from VREG5 pin to VBST pin. Note schottky diodes have quite high reverse leakage current at high temperature. The instantaneous drive current is supplied by the flying capacitor connected between VBST and LL pins. The average drive current is equal to the gate charge at VGS=5 V times switching frequency. The drive capability is represented by its internal resistance, which are 3.5- $\Omega$  for VBST to DRVH and 1.5 $\Omega$  for DRVH to LL. The maximum recommended voltage that can be applied between DRVH pin and LL pin is 5.5 V, DRVH pin to PGND pin is 34 V.

#### **Soft-Start**

The TPS51120 has an internal 3-ms voltage-servo soft start for each channel. When the EN1 or EN2 pin exceeds 0.9 V, an internal DAC begins ramping up the reference voltage. Smooth control of the output voltage during start up is maintained. However, if a slower soft-start is required, an external capacitor may be tied from the EN1 or EN2 pin to GND. In this case, the TPS51120 charges the external capacitor with the integrated 2- $\mu$ A current source. The lower of either the EN voltage slew rate or the internal soft start slew rate dominates the start-up ramp. In addition, if tracking discharge is required, the EN pin can be used to control the output voltage discharge smoothly. An approximate value for the soft start reference voltage as a function of EN voltage is  $V_{\text{SSREF}} = (V_{\text{ENX}} - 0.9)/1.5 < 1 \text{ V}$ . At the beginning of soft-start period, the rectifying MOSFET maintains an off state until the top MOSFET is turned on for at least once. This prevents high negative current to flow back from the output capacitor in the event of output capacitor pre-charged condition.

#### Soft-Stop

Discharge mode or 'Soft Stop' is always on during Faults or Disable. In this mode, an event that would cause the switcher to be turned off (EN1 or EN2 low, OVP, UVP, UVLO) causes the output to be discharged through  $10-\Omega$  transistor inside the VO terminal. The external rectifying MOSFET is not turned on for the soft off operation to avoid a chance to cause negative voltage at the output. Soft-stop time constant is a function of the output capacitance and the resistance of the discharge transistor. This discharge ensures that, upon restart, the regulated voltage always starts from zero volts. In case a SMPS is restarted before discharge completion, soft-stop is terminated and the switching resumes after the reference level comes back to the remaining output voltage.



#### **Powergood**

The TPS51120 has dedicated powergood output for each SMPS, PGOOD1 and PGOOD2. The PGOOD monitors are open drain 5-mA pull down outputs. These outputs are low on startup and stay low until the switcher feedback voltages are within a specified range for 256 clocks or approximately 1 ms. If the VFB pin falls outside the 10% tolerance band, the respective PGOOD pin goes low within microseconds. Then if the VFB pin comes back within 5% of target (1 V) for greater than 1 ms, then the respective PGOOD pin goes high again. The PGOOD pin should be typically pulled up through a 100 k $\Omega$  or greater value resistor to the V5FILT pin. Both PGOOD pins go low during fault conditions (Thermal Shutdown, UVLO, UVP, OVP) and Disable.

#### **Current Sensing and Overcurrent Protection**

The SMPS has cycle-by-cycle over current limiting. The inductor current is monitored during the rectifying MOSFET is on and the controller does not allow the next ON cycle while the current level is above the trip threshold. In order to provide good accuracy and cost effective solution, TPS51120 supports both of external resistor sensing and MOSFET R<sub>DS(on)</sub> sensing which are selected by CS terminal connection. For resistor sensing scheme, an appropriate current sensing resistor should be connected between the source terminal of the bottom MOSFET and PGND. CS pin is connected to the bottom MOSFET source terminal node. The inductor current is monitored by the voltage between PGND pin and CS pin. In this scheme, the trip level is fixed value of 80 mV. For R<sub>DS(on)</sub> sensing scheme, CS terminal is connected to V5FILT through a trip voltage setting resistor R<sub>TRIP</sub>. In this scheme, CS terminal sinks 10-μA I<sub>TRIP</sub> current and the trip level is set to the voltage across the R<sub>TRIP</sub>. The trip level should be in the range of 30 mV to 150 mV. This allows designer to select a variety of MOSFETs for the bottom arm. The inductor current is monitored by the voltage between PGND pin and LL pin so that LL pin should be connected to the drain terminal of the bottom MOSFET. ITBIP has 4500ppm/°C temperature slope, with respect to its 25°C value, to compensate the temperature dependency of the R<sub>DS(on)</sub>. In either scheme, PGND is used as the positive current sensing node so that PGND pin should be connected to the proper current sensing device, i.e. the sense resistor or the source terminal of the bottom MOSFET. In an overcurrent condition, since the current to the output capacitor is limited while the load drags more, the output voltage tends to go down. It ends up with passing into the undervoltage protection and latches off as both DRVH and DRVL are at low level.

Table 3. Current Sensing Connection

|                             | CS                                                    | Threshold                                                   | Temperature<br>Coefficient (ppm/°C) |
|-----------------------------|-------------------------------------------------------|-------------------------------------------------------------|-------------------------------------|
| R <sub>DS(on)</sub> sensing | V5FILT                                                | I <sub>TRIP</sub> × R <sub>TRIP</sub> / R <sub>DS(on)</sub> | 4500                                |
| R <sub>SENSE</sub> sensing  | Bottom FET source node (=R <sub>SENSE</sub> (-) node) | 80 mV / R <sub>SENSE</sub>                                  | none                                |

#### **Overvoltage Protection**

For over voltage protection (OVP), the TPS51120 monitors VFB voltage. When the VFB voltage is higher than 115% of the target, the OVP comparator output goes high and the circuit latches both switchers. The offending channel is latched DRVH low and DRVL high, the other channel is simply latched as DRVH and DRVL at low. Be aware negative voltage may appear at the output terminal of the offending channel because of LC resonant configured by the power inductor and the output capacitor. The system designer is responsible to this negative voltage if any protection is need. The OVP propagation delay is less than 3 µs.

#### **Undervoltage Protection**

For under voltage protection (UVP), the TPS51120 monitors VFB voltage. When the VFB voltage is lower than 70% of the target and the UVP comparator output goes high, the internal UVP delay counter begins count. After the 128 clocks, approximately 0.5 ms, TPS51120 latches off both channels as DRVH and DRVL at low. This function is enabled after the softstart reference has exceeded the internal 1-V reference operation to ensure startup. Please refer to Table 5.



#### 5V Supply and UVLO Protection

TPS51120 has two 5-V terminals. VREG5 is the output of 5-V linear regulator. This terminal also serves as input pin for the gate driver circuits. Internal switchover FET is connected between this pin and VO1. V5FILT is the  $V_{CC}$  supply input for the control circuitry on the chip. Connect with R-C low pass filter from VREG5 to this V5FILT to eliminate spiky high frequency noise. State definition pins such as SKIPSEL, TONSEL, VFB (fixed output case) and COMP (for D-CAP mode) or CS resistors that need stable 5V should refer to V5FILT. The part has 5-V supply under voltage lock out protection (UVLO) to prevent unpredictable operation under insufficient power. The TPS51120 monitors VREG5 voltage. When the VREG5 voltage is lower than UVLO threshold, the SMPS's are shut off. The output discharge or 'soft stop' feature is enabled for the channel one and channel two. However, because the discharge circuit derives its power from the 5-V line, power must be presented long enough to ensure that discharge is complete during shutdown. Also, during power up, the TPS51120 attempts to discharge the output capacitor until the UVLO (on) threshold is reached. A 5-V UVLO is non-latch protection and is automatically resumed up on 5-V recovery.

#### VIN Line Sag protection (Dynamic UVP)

Since the TPS51120 serves primarily as system power (i.e. used for generating 3.3 V and 5 V) it is very important that the system not enter UVP if the VIN supply has dropped below 6V. UVP would be caused by the 5-V output dropping due to input line sag. When the VIN pin drops below the 5-V regulator voltage, the 5-V regulator 'tracks' VIN (LDO operation). The UVP threshold is adjusted downward when the VREG5 is below 4.8 V. This ensures that 5-V supply UVLO trips before the latching UVP condition occurs and the system power can recover normally when VIN recovers. This feature is very useful for transient VIN events such as adapter insertion

#### Thermal Shutdown

The TPS51120 employs thermal shutdown for the switchers at 145°C. This is a non-latch protection with hysteresis of 10°C. Both switching regulators and both internal regulators stop. VREG5 and VREG3 LDOs may not turn on if the part is preheated above the recovery temperature before starting up. Reduce the temperature to or below  $T_A = 85$ °C to resume operation safely.

|                    |             |             | _           | •       |           | -                    |       |       |
|--------------------|-------------|-------------|-------------|---------|-----------|----------------------|-------|-------|
| EN5 <sup>(1)</sup> | EN3         | EN1         | EN2         | VREG5   | VREG3     | VREF2 <sup>(2)</sup> | SMPS1 | SMPS2 |
| Low                | Low         | High or Low | High or Low | Off     | Off       | Off                  | Off   | Off   |
| Low-to-High        | Low         | High or Low | High or Low | LDO 5 V | Off       | Off                  | Off   | Off   |
| Low                | Low-to-High | High or Low | High or Low | Off     | LDO 3.3 V | Off                  | Off   | Off   |
| Low-to-High        | Low-to-High | Low         | Low         | LDO 5 V | LDO 3.3 V | On                   | Off   | Off   |
| High               | High        | Low         | Low-to-High | LDO 5 V | SW 3.3 V  | On                   | Off   | On    |
| High               | High        | Low-to-High | Low         | SW 5 V  | LDO 3.3 V | On                   | On    | Off   |
| High               | High        | High        | High        | SW 5 V  | SW 3.3 V  | On                   | On    | On    |
| High-to-Low        | High-to-Low | High        | High        | SW 5 V  | SW 3.3 V  | On                   | On    | On    |
| High               | High        | High-to-Low | High-to-Low | LDO 5 V | LDO 3.3 V | On                   | Off   | Off   |
| High-to-Low        | High        | High-to-Low | High        | Off     | LDO 3.3 V | Off                  | Off   | Off   |
| High               | High-to-Low | High        | High-to-Low | SW 5 V  | Off       | On                   | On    | Off   |
| High               | High-to-Low | Low         | High-to-Low | LDO 5 V | Off       | Off                  | Off   | Off   |
| High-to-Low        | High        | Low         | Low         | Off     | LDO 3.3 V | Off                  | Off   | Off   |
| High               | High-to-Low | Low         | Low         | LDO 5 V | Off       | Off                  | Off   | Off   |

Table 4. Enable Logic States (VOUT1=5 V, VOUT2=3.3 V)

<sup>(1)</sup> Because of Switch-over, the 5-V switcher MUST be turned off with the LDO in order to shut down the device. EN5 does NOT function as a master DISABLE.

<sup>(2)</sup> Forcing VREF2 output to ground disables SMPS1 and SMPS2 without latch.



Table 5. Protection States (VOUT1 = 5 V, VOUT2 = 3.3 V)

|                      | DRVH1           | DRVL1            | DRVH2           | DRVL2            | PGOOD1<br>PGOOD2 | VREG5            | VREG3     | VREF2 | FOR<br>RESTART                                    |
|----------------------|-----------------|------------------|-----------------|------------------|------------------|------------------|-----------|-------|---------------------------------------------------|
| UVPch1               | Low             | Low              | Low             | Low              | Low/Low          | LDO 5 V          | LDO 3.3 V | On    | Toggle EN1                                        |
| UVPch2               | Low             | Low              | Low             | Low              | Low/Low          | LDO 5 V          | LDO 3.3 V | On    | Toggle EN2                                        |
| OVPch1               | Low             | High             | Low             | Low              | Low/Low          | LDO 5 V          | LDO 3.3 V | On    | Toggle EN1                                        |
| OVPch1               | Low             | Low              | Low             | High             | Low/Low          | LDO 5 V          | LDO 3.3 V | On    | Toggle EN2                                        |
| Thermal SHDN         | Low             | Low              | Low             | Low              | Low/Low          | Off              | Off       | Off   | Lower Package<br>Temperature                      |
| VIN < 5.0            | Normal          | Normal           | Normal          | Normal           | Low/Normal       | SW 5 V           | SW 3.3 V  | On    | Raise VIN                                         |
| VREG<br>UVLO         | Low             | Low              | Low             | Low              | Low/Low          | LDO but dropping | LDO 3.3 V | On    | Raise VIN, Reduce 5V current                      |
| OCPch1               | Limited<br>Duty | Estended<br>Duty | Normal          | Normal           | Low/Normal       | LDO 5 V          | SW 3.3 V  | On    | Reduce CH1<br>Current                             |
| OCPch2               | Normal          | Normal           | Limited<br>Duty | Estended<br>Duty | Normal/Low       | SW 5 V           | LDO 3.3 V | On    | Reduce CH2<br>Current                             |
| EN1 Low              | Low             | Low              | Normal          | Normal           | Low/Normal       | LDO 5 V          | SW 3.3 V  | On    | Float or tie to<br>VREG5                          |
| EN2 Low              | Normal          | Normal           | Low             | Low              | Normal/Low       | SW 5 V           | LDO 3.3 V | On    | Float or tie to<br>VREG5                          |
| EN1, EN2, EN3<br>Low | Low             | Low              | Low             | Low              | Low/Low          | LDO 5 V          | Off       | Off   | Float EN3, then<br>float EN1,2 or<br>tie to VREG5 |
| EN5, EN1 Low         | Low             | Low              | Low             | Low              | Low/Low          | Off              | LDO 3.3 V | Off   | Float EN5 or tie<br>to VBAT, tie<br>EN1 to VREG5  |

### **Loop Compensation and External Parts Selection**

### **Current Mode Operation**

A buck converter using TPS51120 current mode operation can be partitioned into three portions, a voltage divider, an error amplifier and a switching modulator. By linearizing the s witching modulator, we can derive the transfer function of the whole system. Since current mode scheme directly controls the inductor current, the modulator can be linearized as shown in Figure 1.



Figure 1. Linearizing the Modulator



Here, the inductor is located inside the local feedback loop and its inductance does not appear in the small signal model. As a result, a modulated current source including the power inductor can be modeled as a current source with its transconductance of  $1/R_S$  and the output capacitor represent the modulator portion. This simplified model is applicable in the frequency space up to approximately a half of the switching frequency. One note is, although the inductance has no influence to small signal model, it has influence to the large signal model as it limits slew rate of the current source. This means the buck converter's load transient response, one of the large signal behaviors, can be improved by using smaller inductance without affecting the loop stability.

Total open loop transfer function of the whole system is given by Equation 2.

$$H(s) = H_1(s) \times H_2(s) \times H_3(s)$$
(2)

Assuming RL>>ESR,  $R_O>>R_C$  and  $C_C>>C_C2$ , each transfer function of three block is shown in Equation 3 through Equation 5.

$$H_1(s) = \frac{R_2}{(R_2 + R_1)}$$
 (3)

$$H_{2}(s) = -Gm \times \frac{R_{O} (1 + s \times C_{C} \times R_{C})}{(1 + s \times C_{C} \times R_{O}) (1 + s \times C_{C2} \times R_{C})}$$
(4)

$$H_{3}(s) = \frac{(1 + s \times C_{O} \times ESR)}{(1 + s \times C_{O} \times RL)} \times \frac{RL}{R_{S}}$$
(5)

There are three poles and two zeros in H(s). Each pole and zero is given by Equation 6 through Equation 10.

$$\omega_{\mathsf{P1}} = \frac{1}{\left(\mathsf{C}_{\mathsf{C}} \times \mathsf{R}_{\mathsf{O}}\right)} \tag{6}$$

$$\omega_{P2} = \frac{1}{\left(C_{O} \times RL\right)} \tag{7}$$

$$\omega_{P3} = \frac{1}{\left(C_{C2} \times R_{C}\right)} \tag{8}$$

$$\omega_{Z1} = \frac{1}{\left(C_{C} \times R_{C}\right)} \tag{9}$$

$$\omega_{Z2} = \frac{1}{\left(C_{O} \times ESR\right)} \tag{10}$$

Usually, each frequency of those poles and zeros is lower than the 0 dB frequency,  $f_0$ . However, the  $f_0$  should be kept under 1/3 of the switching frequency to avoid effect of switching circuit delay. The  $f_0$  is given by next equation Equation 11.

$$f_0 = \frac{1}{2\pi} \times \frac{R2}{R1 + R2} \times \frac{Gm}{C_O} \times \frac{R_C}{R_S} = \frac{1}{2\pi} \times \frac{1.0}{V_{OUT}} \times \frac{Gm}{C_O} \times \frac{R_C}{R_S}$$

$$(11)$$

Based on small signal analysis above, the external components can be selected by following manner.

1. **Choose the inductor.**The inductance value should be determined to give the ripple current of approximately 1/4 to 1/2 of maximum output current.

$$L = \frac{1}{I_{\text{IND(ripple)}} \times f} \times \frac{\left(V_{\text{IN(max)}} - V_{\text{OUT}}\right) \times V_{\text{OUT}}}{V_{\text{IN(max)}}} = \frac{2}{I_{\text{OUT(max)}} \times f} \times \frac{\left(V_{\text{IN(max)}} - V_{\text{OUT}}\right) \times V_{\text{OUT}}}{V_{\text{IN(max)}}}$$
(12)

The inductor also needs to have low DCR to achieve good efficiency, as well as enough room above peak inductor current before saturation. The peak inductor current can be estimated in Equation 13.



$$I_{IND(peak)} = \frac{V_{TRIP}}{R_{DS(on)}} + \frac{1}{L \times f} \times \frac{\left(V_{IN(max)} - V_{OUT}\right) \times V_{OUT}}{V_{IN(max)}}$$
(13)

- 2. Choose rectifying (bottom) MOSFET. When R<sub>DS(on)</sub> sensing scheme is selected, the rectifying MOSFET's on-resistance is used as this R<sub>S</sub> so that lower R<sub>DS(on)</sub> does not always promise better performance. In order to clearly detect inductor current, minimum R<sub>S</sub> recommended is to give 15 mV or larger ripple voltage with the inductor ripple current. This promises smooth transition from CCM to DCM or vice versa. Upper side of the R<sub>DS(on)</sub> is of course restricted by the efficiency requirement, and usually this resistance affects efficiency more at high load conditions. When using external resistor current sensing, there is no restriction for low R<sub>DS(on)</sub>. However, the current sensing resistance R<sub>S</sub> itself affects the efficiency.
- 3. Choose output capacitor(s). If organic semiconductor capacitors (OS-CON) or specialty polymer capacitors (SP-CAP), are used, the ESR to achieve required ripple value at a stable state or transient load condition determines the amount of capacitor(s) need, and capacitance is then enough to satisfy stable operation. The peak-to-peak ripple value can be estimated by ESR times the inductor ripple current for stable state, or ESR times the load current step for a fast transient load response. In case of ceramic capacitor(s), usually ESR is small enough to meet ripple requirement. On the other hand, transient undershoot and overshoot driven by output capacitance becomes the key factor to determine the capacitor(s).
- 4. **Determine**  $f_0$  and calculate  $R_C$  using Equation 14. Note that higher  $R_C$  shows faster transient response in cost of unstableness. If the transient response is not enough even with high  $R_C$  value, try increasing the output capacitance. Recommended  $f_0$  is f/4.

$$R_{C} \le 2\pi \times f_{0} \times V_{OUT} \times \frac{C_{O}}{Gm} \times R_{S}$$
(14)

5. Calculate  $C_{C2}$ . The purpose of this capacitance is to cancel the zero caused by ESR of the output capacitor. If ceramic capacitor are used, there is no need for  $C_{C2}$ .

$$\omega_{z2} = \frac{1}{\left(C_O \times ESR\right)} = \omega_{p3} = \frac{1}{\left(C_{C2} \times R_C\right)}$$

$$C_{C2} = \frac{C_O \times ESR}{R_C}$$
(15)

6. **Calculate C<sub>C</sub>.** Purpose of C<sub>C</sub> is to cut DC component to obtain high DC feedback gain. However, as it causes phase delay, another zero to cancel this effect at  $f_0$  frequency is need. This zero,  $\omega_{z1}$ , is determined by C<sub>C</sub> and R<sub>C</sub>. Recommended  $\omega_{z1}$  is 10 times lower to the  $f_0$  frequency.

$$f_{z1} = \frac{1}{2\pi \times C_C \times R_C} = \frac{f_0}{10}$$
 (17)

7. In case of adjustable mode, determine the value of R1 and R2. Recommended R2 value is from 10 k $\Omega$  to 20 k $\Omega$ . Determine R1 using Equation 18.

$$R_1 = (V_{OUT} - 1.0) \times R_2 \tag{18}$$



#### **D-CAP™ Mode Operation**

A buck converter system using D-CAP™ mode can be simplified as shown in Figure 2.



Figure 2. Linearizing the Modulator

The VO voltage is compare with internal reference voltage after divider resistors (Internal resistor mode. For adjustable mode, the comparison is directly at VFB). The PWM comparator determines the timing to turn on top MOSFET. The gain and speed of the comparator is high enough to keep the voltage at the beginning of each on cycle (or the end of off cycle) substantially constant. The DC output voltage may have line regulation due to ripple amplitude that slightly increases as the input voltage increase.

For the loop stability, the 0-dB frequency, f<sub>0</sub>, defined below need to be lower than 1/3 of the switching frequency.

$$f_0 = \frac{1}{2\pi \times \text{ESR} \times C_O} \le \frac{f_{\text{SW}}}{3} \tag{19}$$

As  $f_0$  is determined solely by the output capacitor's characteristics, loop stability of D-CAP<sup>TM</sup> mode is determined by the capacitor's chemistry. For example, specialty polymer capacitors (SP-CAP) have Co in the order of several 100  $\mu$ F and ESR in range of 10 m $\Omega$ . These produce an  $f_0$  in the order of 100 kHz or less and the loop is stable. However, ceramic capacitors have  $f_0$  at more than 700 kHz, which is not suitable for this operational mode

Although D-CAP™ mode provides many advantages such as ease-of-use, minimum external components configuration and extremely short response time, due to not employing an error amplifier in the loop, sufficient amount of feedback signal needs to be provided by external circuit to reduce jitter level. The required signal level is approximately 15 mV at comparing point, either the internal or external VFB voltages. The output capacitor's ESR should meet this requirement.

The external components selection is much simple in D-CAP™ mode.

- 1. Choose inductor based on frequency and acceptable ripple current.
- 2. **Choose output capacitor(s)**. Organic semiconductor capacitor(s) or specialty polymer capacitor(s) are recommended. Determine ESR to meet required ripple voltage above. A quick approximation is shown in Equation 20.

$$ESR = \frac{V_{OUT} \times 0.015}{I_{RIPPLE}}$$
 (20)



#### **Layout Considerations**

Certain points must be considered before starting a layout work using the TPS51120.

- Connect RC low-pass filter from VREG5 to V5FILT, 1  $\mu$ F and 5.1  $\Omega$  are recommended. Place the filter capacitor close to the device, within 12 mm (0.5 inches) if possible.
- VREG5 and VREG3 require at least 4.7 μF, VREF2 requires a 1-nF ceramic bypass capacitor which should be placed close to the device and traces should be no longer than 10 mm.
- Connect the overcurrent setting resistors from CSx to V5FILT (NOT VREG5) and close to the device, right next to the device if possible. The trace from CSx to V5FILT should avoid coupling to high-voltage switching node.
- In the case of using adjustable output voltage with an external resistor divider, the discharge path (VOx) should have a dedicated trace to the output capacitor; separate from the output voltage sensing trace, and use 1.5 mm or wider trace with no loops. Make the feedback current setting resistor (the resistor between VFBx to GND) is tied close to the device's GND. Place on the component side and avoid vias between this resistor and the device.
- Connections from the drivers to the respective gate of the high-side or the low-side MOSFET should be as short as possible to reduce stray inductance. Use 0.65 mm (25 mils) or wider trace.
- All sensitive analog traces and components such as VOx, COMPx, VFBx, VREF2, GND, ENx, PGOODx, CSx, V5FILT, TONSEL and SKIPSEL should be placed away from high-voltage switching nodes such as LLx, DRVLx or DRVHx nodes to avoid coupling. Use internal layer(s) as ground plane(s) and shield feedback trace from power traces and components.
- Gather ground terminal of VIN capacitor(s), V<sub>OUT</sub> capacitor(s) and source of low-side MOSFETs as close as
  possible. GND (signal ground) and PGNDx (power ground) should be connected strongly together near the
  device. PCB trace defined as LLx node, which connects to source of high-side MOSFET, drain of low-side
  MOSFET and high-voltage side of the inductor, should be as short and wide as possible.
- In order to effectively remove heat from the package, prepare thermal land and solder to the package's thermal pad. Three by three or more vias with a 0.33-mm (13mils) diameter connected from the thermal land to the internal ground plane should be used to help dissipation. Do NOT connect PGNDx to this thermal land underneath the package.



Figure 3. D-CAP™ Mode, Fixed 5-V/6-A, +3.3-V/6-A, R<sub>DS(on)</sub> Sensing





Figure 4. Current Mode, External 1.8-V/6-A, +1.5-V/6-A, R<sub>SENSE</sub> Sensing

#### **TYPICAL CHARACTERISTICS**









Figure 8.



Figure 9.



23





Figure 11.





 $T_J$  – Junction Temperature –  $^{\circ}$ C Figure 12.

50

100

150

2

0 -50



Figure 14.







### **SWITCHING FREQUENCY** VS INPUT VOLTAGE



Figure 16.

### **SWITCHING FREQUENCY** vs OUTPUT CURRENT



Figure 18.











Figure 20.









Figure 24.

3.3-V OUTPUT VOLTAGE vs **OUTPUT CURRENT** 





Figure 26.









3.3-V OUTPUT VOLTAGE vs INPUT VOLTAGE



Figure 28.

### 3.3-V EFFICIENCY vs OUTPUT CURRENT



Figure 30.





t – Time – 20  $\mu$ s/div

Figure 31. 5-V Load Transient Response



Figure 33. 5-V Startup Waveforms



t – Time – 20 μs/div

Figure 32. 3.3-V Load Transient Response



Figure 34. 3.3-V Startup Waveforms





Figure 35. 5-V Switchover Waveforms



Figure 37. 5-V Soft-Stop Waveforms



t - Time - 1 ms/div

Figure 36. 3.3-V Switchover Waveforms



Figure 38. 3.3-V Soft-Stop Waveforms





Figure 39. 5-V Bode Plot (Current Mode)

Figure 40. 3.3-V Bode Plot (Current Mode)





com 13-Sep-2005

#### **PACKAGING INFORMATION**

| Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | e Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> |
|------------------|-----------------------|-----------------|--------------------|------|----------------|---------------------------|------------------|------------------------------|
| TPS51120RHBR     | ACTIVE                | QFN             | RHB                | 32   | 3000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR          |
| TPS51120RHBRG4   | ACTIVE                | QFN             | RHB                | 32   | 3000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR          |
| TPS51120RHBT     | ACTIVE                | QFN             | RHB                | 32   | 250            | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR          |
| TPS51120RHBTG4   | ACTIVE                | QFN             | RHB                | 32   | 250            | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR          |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS) or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

### RHB (S-PQFP-N32)

### PLASTIC QUAD FLATPACK



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. QFN (Quad Flatpack No-Lead) Package configuration.
- D The Package thermal pad must be soldered to the board for thermal and mechanical performance. See product data sheet for details regarding the exposed thermal pad dimensions.
- E. Falls within JEDEC MO-220.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products         |                        | Applications       |                           |
|------------------|------------------------|--------------------|---------------------------|
| Amplifiers       | amplifier.ti.com       | Audio              | www.ti.com/audio          |
| Data Converters  | dataconverter.ti.com   | Automotive         | www.ti.com/automotive     |
| DSP              | dsp.ti.com             | Broadband          | www.ti.com/broadband      |
| Interface        | interface.ti.com       | Digital Control    | www.ti.com/digitalcontrol |
| Logic            | logic.ti.com           | Military           | www.ti.com/military       |
| Power Mgmt       | power.ti.com           | Optical Networking | www.ti.com/opticalnetwork |
| Microcontrollers | microcontroller.ti.com | Security           | www.ti.com/security       |
|                  |                        | Telephony          | www.ti.com/telephony      |
|                  |                        | Video & Imaging    | www.ti.com/video          |
|                  |                        | Wireless           | www.ti.com/wireless       |

Mailing Address: Texas Instruments

Post Office Box 655303 Dallas, Texas 75265

Copyright © 2005, Texas Instruments Incorporated

## Copyright © Each Manufacturing Company.

All Datasheets cannot be modified without permission.

This datasheet has been download from:

www.AllDataSheet.com

100% Free DataSheet Search Site.

Free Download.

No Register.

Fast Search System.

www.AllDataSheet.com