

略,专业PCB打样工厂,24/时加多出版的6CLE

Data Sheet

July 1999 File

File Number 2839.4

## 1A, 55V, 0.750 Ohm, Voltage Clamping, Current Limited, N-Channel Power MOSFET

The RLP1N06CLE is an intelligent monolithic power circuit which incorporates a lateral bipolar transistor, resistors, zener diodes, and a PowerMOS transistor. The current limiting of this device allows it to be used safely in circuits where it is anticipated that a shorted load condition may be encountered. The drain to source voltage clamping offers precision control of the circuit voltage when switching inductive loads. Logic level gates allow this device to be fully biased on with only 5V from gate to source. Input protection is provided for ESD up to 2kV.

Formerly developmental type TA09880.

# **Ordering Information**

| PART NUMBER | PACKAGE  | BRAND    |  |  |
|-------------|----------|----------|--|--|
| RLP1N06CLE  | TO-220AB | L1N06CLE |  |  |

NOTE: When ordering, use the entire part number.

## Features

- 1A, 55V
- $r_{DS(ON)} = 0.750\Omega$
- I<sub>LIMIT</sub> at 150<sup>o</sup>C = 1.1A to 1.5A Maximum
- Built-in Voltage Clamp
- Built-in Current Limiting
- ESD Protected, 2kV Minimum
- · Controlled Switching Limits EMI and RFI
- 175<sup>o</sup>C Rated Junction Temperature
- Logic Level Gate
- Related Literature
  - TB334 "Guidelines for Soldering Surface Mount Components to PC Boards"

# Symbol





# Absolute Maximum Ratings $T_{C} = 25^{\circ}C$ , Unless Otherwise Specified

|                                                                                              | RLP1N06CLE   | UNITS             |
|----------------------------------------------------------------------------------------------|--------------|-------------------|
| Drain to Source Voltage (Note 1)V <sub>DSS</sub>                                             | 55           | V                 |
| Drain to Gate Voltage (R <sub>GS</sub> = 20kΩ, Note 1) V <sub>DGR</sub>                      | 55           | V                 |
| Electrostatic Voltage at T <sub>C</sub> = 25 <sup>o</sup> C ESD                              | 2            | kV                |
| Continuous Drain Current I <sub>D</sub>                                                      | Self Limited |                   |
| Gate to Source Voltage (Reverse Voltage Gate Bias Not Allowed) $\ldots \ldots \ldots V_{GS}$ | 5.5          | V                 |
| Maximum Power Dissipation                                                                    | 36           | W                 |
| Power Dissipation Derating                                                                   | 0.24         | W/ <sup>o</sup> C |
| Operating and Storage Temperature                                                            | -55 to 175   | °C                |
| Maximum Temperature for Soldering<br>Leads at 0.063in (1.6mm) from Case for 10s              | 300<br>260   | °C<br>C°          |

CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.

#### NOTE:

1.  $T_J = 25^{\circ}C$  to  $150^{\circ}C$ .

### **Electrical Specifications** T<sub>C</sub> = 25<sup>o</sup>C, Unless Otherwise Specified

| PARAMETER                              | SYMBOL               | TEST CONDITIONS                                                           |                                     | MIN  | TYP | MAX   | UNITS |
|----------------------------------------|----------------------|---------------------------------------------------------------------------|-------------------------------------|------|-----|-------|-------|
| Drain to Source Breakdown Voltage      | BV <sub>DSS</sub>    | I <sub>D</sub> = 20mA, V <sub>GS</sub> = 0V (Figure 7)                    |                                     | 55   | -   | 70    | V     |
| Gate to Threshold Voltage              | V <sub>GS(TH)</sub>  | $V_{GS} = V_{DS}$ , $I_D = 250\mu A$ (Figure 8)                           |                                     | 1    | -   | 2.5   | V     |
| Zero Gate Voltage Drain Current        | I <sub>DSS</sub>     | $V_{DS} = 45V, V_{GS} = 0V$                                               | $TC = 25^{\circ}C$                  | -    | -   | 5     | μΑ    |
|                                        |                      |                                                                           | TC = 150 <sup>o</sup> C             | -    | -   | 20    | μΑ    |
| Gate to Source Leakage Current         | I <sub>GSS</sub>     | $V_{GS} = 5V$                                                             | TC = 25 <sup>o</sup> C              | -    | -   | 5     | μΑ    |
|                                        |                      |                                                                           | T <sub>C</sub> = 150 <sup>o</sup> C | -    | -   | 20    | μΑ    |
| Drain to Source On Resistance (Note 2) | <sup>r</sup> DS(ON)  | I <sub>D</sub> = 1A, V <sub>GS</sub> = 5V<br>(Figure 6)                   | TC = 25 <sup>0</sup> C              | -    | -   | 0.750 | Ω     |
|                                        |                      |                                                                           | T <sub>C</sub> = 150 <sup>o</sup> C | -    | -   | 1.500 | Ω     |
| Limiting Current                       | I <sub>DS(LIM)</sub> | V <sub>DS</sub> = 15V, V <sub>GS</sub> = 5V<br>(Figure 2)                 | TC = 25 <sup>0</sup> C              | 1.8  | -   | 3     | A     |
|                                        |                      |                                                                           | T <sub>C</sub> = 150 <sup>o</sup> C | 0.9  | -   | 1.5   | А     |
| Turn-On Time                           | t <sub>(ON)</sub>    | $V_{DD} = 30V, I_D = 1A, V_{GS} = 5V, R_{GS} = 25\Omega$ $R_L = 30\Omega$ |                                     | -    | -   | 6.5   | μs    |
| Turn-On Delay Time                     | t <sub>d(ON)</sub>   |                                                                           |                                     | -    | -   | 1.5   | μs    |
| Rise Time                              | t <sub>r</sub>       |                                                                           |                                     | 1    | -   | 5     | μs    |
| Turn-Off Delay Time                    | t <sub>d(OFF)</sub>  |                                                                           |                                     | -    | -   | 7.5   | μs    |
| Fall Time                              | t <sub>f</sub>       |                                                                           |                                     | 1    | -   | 5     | μs    |
| Turn-Off Time                          | t(OFF)               | -                                                                         |                                     | -    | -   | 12.5  | μs    |
| Thermal Resistance Junction to Case    | R <sub>θJC</sub>     |                                                                           |                                     | -    | -   | 4.17  | °C/W  |
| Thermal Resistance Junction to Ambient | R <sub>θJA</sub>     | TO-220AA                                                                  |                                     | -    | -   | 62    | °C/W  |
| Electrostatic Voltage                  | ESD                  | Human Model (100pF, 1<br>MIL-STD-883B (Catego                             | ,                                   | 2000 | -   | -     | V     |

## Source to Drain Diode Specifications

| PARAMETER                              | SYMBOL          | TEST CONDITIONS      | MIN | TYP | MAX | UNITS |
|----------------------------------------|-----------------|----------------------|-----|-----|-----|-------|
| Source to Drain Diode Voltage (Note 2) | V <sub>SD</sub> | I <sub>SD</sub> = 1A | -   | -   | 1.5 | V     |
| Reverse Recovery Time                  | t <sub>rr</sub> | I <sub>SD</sub> = 1A | -   | -   | 1   | ms    |

### NOTES:

2. Pulsed: pulse duration =  $80\mu s$  maximum, duty cycle = 2%.

3. Repetitive rating: pulse width limited by maximum junction temperature.









FIGURE 3. FORWARD BIAS SAFE OPERATING AREA



FIGURE 5. TRANSFER CHARACTERISTICS



FIGURE 2. NORMALIZED CURRENT LIMIT vs CASE TEMPERATURE



FIGURE 4. SATURATION CHARACTERISTICS



FIGURE 6. NORMALIZED DRAIN TO SOURCE ON RESISTANCE vs JUNCTION TEMPERATURE









FIGURE 9. CAPACITANCE vs DRAIN TO SOURCE VOLTAGE



FIGURE 11. DC OPERATION IN CURRENT LIMITING



#### FIGURE 8. NORMALIZED DRAIN TO SOURCE BREAKDOWN VOLTAGE vs JUNCTION TEMPERATURE











## Typical Performance Curves Unless Otherwise Specified (Continued)

FIGURE 13. MAXIMUM VDS vs TA IN CURRENT LIMITING



NOTE: Heatsink thermal resistance = 25°C/W FIGURE 15. MAXIMUM V<sub>DS</sub> vs T<sub>A</sub> IN CURRENT LIMITING



NOTE: Heatsink thermal resistance = 2<sup>o</sup>C/W Heatsink thermal capacitance = 4j/<sup>o</sup>C **FIGURE 17. TIME TO 175<sup>o</sup>C IN CURRENT LIMITING** 



NOTE: Heatsink thermal resistance =  $10^{\circ}$ C/W





NOTE: No external heatsink FIGURE 16. MAXIMUM V<sub>DS</sub> vs T<sub>A</sub> IN CURRENT LIMITING



NOTE: Heatsink thermal resistance = 5<sup>o</sup>C/W Heatsink thermal capacitance = 2j/<sup>o</sup>C FIGURE 18. TIME TO 175<sup>o</sup>C IN CURRENT LIMITING

NOTE: Heatsink thermal resistance = 5°C/W



### Typical Performance Curves Unless Otherwise Specified (Continued)

FIGURE 21. TIME TO 175°C IN CURRENT LIMITING

# **Detailed Description**

## Temperature Dependence of Current Limiting and Switching Speed

The RLP1N06CLE is a monolithic power device which incorporates a logic level PowerMOS transistor with a resistor in series with the source. The base and emitter of a lateral bipolar transistor is connected across this resistor, and the collector of the bipolar transistor is connected to the gate of the PowerMOS transistor. When the voltage across the resistor reaches the value required to forward bias the emitter base junction of the bipolar transistor, the bipolar transistor "turns on". A series resistor is incorporated in series with the gate of the PowerMOS transistor allowing the bipolar transistor to drive the gate of the PowerMOS transistors to a voltage which just maintains a constant current in the PowerMOS transistor. Since both the resistance of the resistor in series with the PowerMOS transistor source and voltage required to forward bias the base emitter junction of the bipolar transistor vary with the temperature, the current at which the device limits is a function of temperature. This dependence is shown in figure 2.

R<sub>θJC</sub> = 4.17<sup>o</sup>C/W

25

20

The resistor in series with the gate of the PowerMOS transistor results in much slower switching than in most PowerMOS transistors. This is an advantage where fast switching can cause EMI or RFI. The switching speed is very predictable, and a minimum as well as maximum fall time is given in the device characteristics for this type.

## DC Operation of the RLP1N06CLE

The limit of the drain to source voltage for operation in current limiting on a steady state (DC) basis is shown as Figure 11. The dissipation in the device is simply the applied drain to source voltage multiplied by the limiting current. This device, like most Power MOSFET devices today, is limited to 175°C. The maximum voltage allowable can, therefore be expressed as:

$$V_{DS} = \frac{(175^{\circ}C - T_{AMBIENT})}{I_{LIM} \times (R_{\theta JC} + R_{\theta CA})}$$
(EQ. 1)

### Duty Cycle Operation of the RLP1N06CLE

In many applications either the drain to source voltage or the gate drive is not available 100% of the time. The copper header on which the RLP1N06CLE is mounted has a very large thermal storage capability, so for pulse widths of less than 100 milliseconds, the temperature of the header can be considered a constant case temperature calculated simply as:

$$T_{C} = (V_{DS} \times I_{D} \times D \times R_{\theta CA}) + T_{AMBIENT}$$
(EQ. 2)

Generally the heat storage capability of the silicon chip in a power transistor is ignored for duty cycle calculations. Making this assumption, limiting junction temperature to  $175^{0}\mathrm{C}$  and using the  $T_{C}$  calculated above, the expression for maximum  $V_{DS}$  under duty cycle operation is:

$$V_{DS} = \frac{175 - T_{C}}{I_{LIM} \times D \times R_{\theta JC}}$$
(EQ. 3)

These values are plotted as Figures 12 thru 16.

### Limited Time Operations of the RLP1N06CLE

Protection for a limited period of time is sufficient for many applications. As stated above the heat storage in the silicon chip can usually be ignored for computations of over 10 milliseconds and the thermal equivalent circuit reduces to a simple enough circuit to allow easy computation on the limiting conditions. The variation in limiting current with temperature complicates the calculation of junction temperature, but a simple straight line approximation of the variation is accurate enough to allow meaningful computations. The curves shown as figures 17 thru 21 give an accurate indication of how long the specified voltage can be applied to the device in the current limiting mode without exceeding the maximum specified 175°C junction temperature. In practice this tells you how long you have to alleviate the condition causing the current limiting to occur.

All Intersil semiconductor products are manufactured, assembled and tested under ISO9000 quality systems certification.

Intersil semiconductor products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

For information regarding Intersil Corporation and its products, see web site http://www.intersil.com

# Sales Office Headquarters

NORTH AMERICA

Intersil Corporation P. O. Box 883, Mail Stop 53-204 Melbourne, FL 32902 TEL: (407) 724-7000 FAX: (407) 724-7240 EUROPE Intersil SA Mercure Center 100, Rue de la Fusee 1130 Brussels, Belgium TEL: (32) 2.724.2111 FAX: (32) 2.724.22.05 ASIA

Intersil (Taiwan) Ltd. 7F-6, No. 101 Fu Hsing North Road Taipei, Taiwan Republic of China TEL: (886) 2 2716 9310 FAX: (886) 2 2715 3029