# Asynchronous Communication Interface Adapter S6551/S6551A #### Features - On-Chip Baud Rate Generator: 15 Programmable Baud Rates Derived from a Standard 1.8432MHz External Crystal (50 to 19,200 Baud) - ☐ Programmable Interrupt and Status Register to Simplify Software Design - Single + 5 Volt Power Supply - □ Serial Echo Mode - ☐ False Start Bit Detection - 8-Bit Bi-Directional Data Bus for Direct Communication With the Microprocessor - External 16X Clock Input for Non-Standard Baud Rates (Up to 125K Baud) - Programmable: Word Lengths; Number of Stop Bits; and Parity Bit Generation and Detection - ☐ Data Set and Modem Control Signals Provided - ☐ Parity: (Odd, Even, None, Mark, Space) - ☐ Full-Duplex or Half-Duplex Operation - 5, 6, 7, 8 and 9-Bit Transmission ## **General Description** The S6551/S6551A is an Asynchronous Communication Adapter (ACIA) intended to provide interfacing for the microprocessors to serial communication data sets and moderns. A unique feature is the inclusion of an on-chip programmable baud rate generator, with a crystal being the only external component required. MICRO. PROCESSOR CIRCUITS ## Absolute Maximum Ratings | WOSOIGIA MEVILIALI LATINSA | - 0.3V to + 7.0V | |--------------------------------------------|----------------------------------------| | Supply Voltage V <sub>CC</sub> | ************************* | | | | | Input/Output Voltage V <sub>IN</sub> | 0°C to +70°C | | Operating Temperature Range T <sub>A</sub> | -55°C to +150°C | | Storage Temperature Range Tstg | ······································ | All inputs contain protection circuitry to prevent damage to high static charges. Care should be exercised to prevent unnecessary application of voltages in excess of the allowable limits. Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. # Electrical Operating Characteristics ( $V_{CC} = 5.0V \pm 5\%$ , $T_A = 0$ °C to + 70°C, unless otherwise noted) | Symbol | Operating Characteristics (V <sub>CC</sub> = 5.0V ± 5%, I <sub>A</sub> = 0 0 10 + Parameter | Min. | Typ. | Max. | Units | |------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|-----------------|-------| | | Input High Voltage | 2.0 | | V <sub>CC</sub> | ٧ | | V <sub>IL</sub> | Input Low Voltage | - 0.3 | _ | 0.8 | ٧ | | IN | Input Leakage Current: V <sub>IN</sub> = 0 to 5V (\$2, R/W, RES, CS <sub>0</sub> , CS <sub>1</sub> , RS <sub>0</sub> , RS <sub>1</sub> , CTS, R <sub>x</sub> D, DCD, DSR) | | ±1.0 | ± 2.5 | μA | | TSI | Input Leakage Current for High Impedance State (Three State) | | ± 2.0 | ±10.0 | μΑ | | V <sub>OH</sub> | Output High Voltage: $I_{LOAD} = -100\mu A$ (DB <sub>0</sub> -DB <sub>7</sub> , TxD, RxC, RTS, DTR) | | - | | ٧ | | VOL | Output Low Voltage: $I_{LOAD} = 1.6mA$ (DB <sub>0</sub> -DB <sub>7</sub> , T×D, R×C, RTS, DTR, IRQ) | _ | | 0.4 | ٧ | | loH | Output High Current (Sourcing): $V_{OH} = 2.4V$ (DB <sub>0</sub> -DB <sub>7</sub> , T×D, R×C, RTS, DTR) | | - | - 100 | μΑ | | loL | Output Low Current (Sinking): $V_{OL} = 0.4V$ (DB <sub>0</sub> -DB <sub>7</sub> , T×D, R×C, RTS, DTR, IRQ) | | | 1.6 | mA | | l <sub>OFF</sub> | Output Leakage Current (Off State): Vout = 5V (IRQ) | | 1.0 | 10.0 | μΑ | | CCLK | Clock Capacitance (+2) | | | 20 | pF | | CIN | Input Capacitance (Except XTAL1 and XTAL2) | | | 10 | pF | | C <sub>OUT</sub> | Output Capacitance | | | 10 | pF | | PD | Power Dissipation (See Graph) (T <sub>A</sub> = 0°C) | _ | 170 | 300 | mW | # Write Cycle ( $V_{CC} = 5.0V \pm 5\%$ , $T_A = 0$ °C to +70°C, unless otherwise noted) | Symbol | | \$6 | \$6551 | | | ] | |------------------|----------------------|------|--------|------|------|------| | | Parameter | Min. | Max. | Min. | Max. | Unit | | | Cycle Time | 1.0 | _ | 0.5 | | μ\$ | | t <sub>CYC</sub> | ♦2 Pulse Width | 400 | | 200 | | ns | | 1C | Address Set-Up Time | 120 | | 70 | | ns | | TACW | Address Hold Time | 0 | | 0 | | ns | | CAH | R/W Set-Up Time | 120 | | 70 | | ns | | Twcw | R/W Hold Time | 0 | | 0 | | ns | | TCWH | Data Bus Set-Up Time | 150 | | 60 | | ns | | t <sub>HW</sub> | Data Bus Hold Time | 20 | _ | 20 | | ns | $(t_r \text{ and } t_t = 10 \text{ to } 30\text{ns})$ ## GOULD AMI Semiconductors | Symbol | Parameter | 86551 | | \$6551A | | | |--------|--------------------------------|-------|------|---------|------|------| | | | Min. | Max. | Min. | Max. | Unit | | lcyc | Cycle Time | 1.0 | | 0.5 | _ | μŝ | | C | ¢2 Pulse Width | 400 | - i | 200 | | ns | | ACR | Address Set-Up Time | 120 | _ | 70 | - : | ns | | CAR | Address Hold Time | 0 | | . 0 | | ns | | WCR | R/W Set-Up Time | 120 | | 70 | | ns | | CDR | Read Access Time (Valid Data) | | 200 | | 150 | ns | | HR | Read Hold Time | 20 | _ | 20 | | ns | | CDA | Bus Active Time (Invalid Data) | 40 | | 40 | | ns | ### Pin Description RES (Reset). During system initialization a low on the RES input will cause internal registers to be cleared. \$2 Input Clock. The input clock is the system \$2 clock and is used to trigger all data transfers between the system microprocessor and the \$6551. R/W (Read/Write). The R/W is generated by the microprocessor and is used to control the direction of data transfers. A high on the R/W pin allows the processor to read the data supplied by the S6551. A low on the R/W pin allows a write to the S6551. IRQ (Interrupt Request). The IRQ pin is an interrupt signal from the interrupt control logic. It is an open drain output, permitting several devices to be connected to the common IRQ microprocessor input. Normally a high level, IRQ goes low when an interrupt occurs. DB<sub>0</sub>-DB<sub>7</sub> (Data Bus). The DB<sub>0</sub>-DB<sub>7</sub> pins are the eight data lines used for transfer of data between the processor and the S6551. These lines are bi-directional and are normally high-impedance except during Read cycles when selected. $CS_0-\overline{CS_1}$ (Chip Selects). The two chip select inputs are normally connected to the processor address lines either directly or through decoders. The S6551 is selected when $CS_0$ is high and $\overline{CS_1}$ is low. RS<sub>0</sub>, RS<sub>1</sub> (Register Selects). The two register select lines are normally connected to the processor address lines to allow the processor to select the various S6551 internal registers. The following table indicates the internal register select coding: Table 1 | Table 1 | | | | |-----------------|-----|--------------------------------------------|------------------------| | RS <sub>1</sub> | RSo | WRITE | READ | | 0 | 0 | Transmit Data Register | Receiver Data Register | | C | 1 | Programmed Reset<br>(Data is "Don't Care") | Status Register | | 1 | 0 | Comma | nd Register | | 1 | 1 | Contro | ol Register | The table shows that only the Command and Control registers are read/write. The Programmed Reset operation does not cause any data transfer, but is used to clear the S6551 registers. The Programmed Reset is slightly different from the Hardware Reset (RES) and these diferences are described in the individual register definitions. ### Transmit/Receive Characteristics | Symbol | | \$6551 | | S6551A | | | |------------------|----------------------------------|--------|------|--------|------|------| | | Parameter | Min. | Max. | Min. | Max. | Unit | | tccy | Transmit/Receive Clock Rate | 400* | _ | 400* | | ns | | tсн | Transmit/Receive Clock High Time | 175 | _ | 175 | | ns | | t <sub>CL</sub> | Transmit/Receive Low Time | 175 | | 175 | _ | ns | | t <sub>DD</sub> | EXTAL1 to TxD Propagation Delay | _ | 500 | _ | 500 | ns | | loty | Propagation Delay (RTS, DTR) | | 500 | _ | 500 | ns | | t <sub>IRQ</sub> | IRQ Propagation Delay (Clear) | _ | 500 | | 550 | ns | $\{t_r \text{ and } t_f = 10 \text{ to } 30\text{ns}\}$ <sup>\*</sup>The baud rate with external clocking is: Baud Rate — 1 XTAL1, XTAL2 (Crystal Pins). These pins are normally directly connected to the external crystal (1.8432MHz M-Tron MP-2 recommended) used to derive the various baud rates. Alternatively, an externally generated clock may be used to drive the XTAL1 pin, in which case the XTAL2 pin must float. TxD (Transmit Data). The TxD output line is used to transfer serial NRZ (non-return-to-zero) data to the modern. The LSB (least significant bit) of the Transmit Data Register is the first data bit transmitted and the rate of data transmission is determined by the baud rate selected. RxD (Receive Data). The RxD input line is used to transfer serial NRZ data into the ACIA from the modern, LSB first. The receiver data rate is either the programmed baud rate or the rate of an externally generated receiver clock. This selection is made by programming the Control Register. RxC (Receive Clock). The RxC is a bi-directional pin which serves as either the receiver 16xclock input or the receiver 16xclock output. The latter mode results if the internal baud rate generator is selected for receiver data clocking. RTS (Request to Send). The RTS output pin is used to control the modern from the processor. The state of the RTS pin is determined by the contents of the Command Register. CTS (Clear to Send). The CTS input pin is used to control the transmitter operation. The enable state is with CTS low. The transmitter is automatically disabled if CTS is high. DTR (Data Terminal Ready). This output pin is used to indicate the status of the S6551 to the modern. A low on DTR indicates the S6551 is enabled and a high indicates it is disabled. The processor controls this pin via bit 0 of the Command Register. DSR (Data Set Ready). The DSR input pin is used to indicate to the S6551 the status of the modern. A low indicates the "ready" state and a high, "not-ready." DSR is a high-impedance input and must not be a no-connect. If unused, it should be driven high or low, but not switched. Note: If Command Register Bit 0 = 1 and a change of state on $\overline{DSR}$ occurs, $\overline{IRQ}$ will be set, and Status Register Bit 6 will reflect the new level. The state of $\overline{DSR}$ does not affect either Transmitter or Receiver operation. DCD (Data Carrier Detect). The DCD input pin is used to indicate to the S6551 the status of the carrier-detect output of the modern. A low indicates that the modern carrier signal is present and a high, that it is not. DCD, like DSR, is a high-impedance input and must not be a no-connect. Note: If Command Register Bit 0=1 and a change of state on $\overline{DCD}$ occurs, IRQ will be set, and Status Register Bit 5 will reflect the new level. The state of $\overline{DCD}$ does not affect Transmitter operation, but must be low for the Receiver to operate. #### Internal Organization The Transmitter/Receiver sections of the S6551 are depicted by the block diagram in Figure 7. Bits 0-3 of the Control Register select the divisor used to generate the baud rate for the Transmitter. If the Receiver clock is to use the same baud rate as the Transmitter, then RxC becomes an output pin and can be used to slave other circuits to the S6551. #### **Control Register** The Control Register is used to select the desired mode for the S6551. The word length, number of stop bits, and clock controls are all determined by the Control Register, which is depicted in Figure 8. #### Command Register The Command Register is used to control Specific Transmit/Receive functions and is shown in Figure 9. #### Status Register The Status Register is used to indicate to the processor the status of various S6551 functions and is outlined in Figure 10. ## Transmit and Receive Data Registers These registers are used as temporary data storage for the S6551 Transmit and Receive circuits. The Transmit Data Register is characterized as follows: - ☐ Bit 0 is the leading bit to be transmitted. - Unused data bits are the high-order bits and are "don't care" for transmission. The Receive Data Register is characterized in a similar fashion: - Bit 0 is the leading bit received. - Unused data bits are the high-order bits and are "0" for the receiver. - Parity bits are not contained in the Receive Data Register, but are stripped-off after being used for external parity checking. Parity and all unused highorder bits are "0". Figure 11 illustrates a single transmitted or received data word, for the example of 8 data bits, parity, and 1 stop bit.