# INTEGRATED CIRCUITS



Preliminary specification File under Integrated Circuits, IC01 2000 Jun 14



## **SAA3500H**

| CONTEN                                         | тѕ                                                                                                                                                                            | 11                                           | THERMAL CHARACTERISTICS                                                                                                                                                                                         |
|------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1<br>2<br>3<br>4<br>5<br>6<br>7                | FEATURES<br>APPLICATIONS<br>GENERAL DESCRIPTION<br>QUICK REFERENCE DATA<br>ORDERING INFORMATION<br>BLOCK DIAGRAM<br>PINNING                                                   | 12<br>13<br>14<br>14.1<br>14.2<br>14.3<br>15 | DC CHARACTERISTICS<br>AC CHARACTERISTICS<br>APPLICATION INFORMATION<br>Clock oscillator<br>Reset input<br>Boundary scan test interface<br>PACKAGE OUTLINE                                                       |
| 7<br>8<br>9<br>9.1<br>9.2<br>9.3<br>9.4<br>9.5 | FUNCTIONAL DESCRIPTION<br>INTERFACE DESCRIPTION<br>Input interface<br>Memory interface<br>Parallel output interface<br>Serial output interface<br>Simple full capacity output | 16<br>16.1<br>16.2<br>16.3<br>16.4<br>16.5   | SOLDERING<br>Introduction to soldering surface mount<br>packages<br>Reflow soldering<br>Wave soldering<br>Manual soldering<br>Suitability of surface mount IC packages for<br>wave and reflow soldering methods |
| 9.6<br>9.7<br>9.7.1<br>9.7.2<br>9.7.3<br>10    | RDI output<br>Microcontroller interface<br>I <sup>2</sup> C-bus mode<br>L3-bus mode<br>Microcontroller interface registers<br>LIMITING VALUES                                 | 17<br>18<br>19<br>20                         | DATA SHEET STATUS<br>DEFINITIONS<br>DISCLAIMERS<br>PURCHASE OF PHILIPS I <sup>2</sup> C COMPONENTS                                                                                                              |

2000 Jun 14

**Philips Semiconductors** 

# Digital audio broadcast channel decoder

# 1 FEATURES

- Digital Audio Broadcast (DAB) full-capacity demodulator and decoder
- Supports DAB transmission modes I, II, III and IV
- Integrated Analog-to-Digital Converter (ADC) for IF input
- Digital mixer with on-chip digital Automatic Frequency Control (AFC) and Automatic Gain Control (AGC)
- Detectors for null symbol, DAB mode and transmitter identification
- On-chip or external synchronization algorithms and control loops
- On-chip timing PLL and DCXO
- Dynamic DAB multiplex reconfiguration supported
- Equal and unequal error protection for up to 64 sub-channels
- Fast information channel buffering
- Simple full capacity output
- Receiver data interface

4

- · Serial output for three sub-channels
- I<sup>2</sup>C-bus or L3-bus control interface.

QUICK REFERENCE DATA



#### 2 APPLICATIONS

- Mobile receivers (FM/DAB car radios)
- Personal Computer add-ons
- Test and measurement equipment
- Portable radios.

#### **3 GENERAL DESCRIPTION**

The Philips SAA3500H is a Digital Audio Broadcast (DAB) channel decoder according to the ETSI specification ETS 300 401. The SAA3500H is a successor to the Philips FADIC and SIVIC chip set and provides an IF ADC, digital mixer, full DAB ensemble demodulation and decoding as well as time and frequency synchronization functions. Because of the full-speed Viterbi decoding capacity and a high-speed receiver data output interface, DAB data reception is not limited by the SAA3500H channel decoder.

#### MIN. MAX. UNIT SYMBOL PARAMETER TYP. V<sub>DD</sub> 3.0 3.3 3.6 V supply voltage V V<sub>i(max)</sub> maximum input voltage -0.5 V<sub>DD</sub> + 0.5 \_ DC supply current \_ 180 mΑ $I_{DD}$ 24576 kHz clock frequency \_ f<sub>clk</sub> +25 ambient temperature -40 +85 °C Tamb +150 °C T<sub>stg</sub> storage temperature -65

#### 5 ORDERING INFORMATION

| TYPE NUMBER |        | PACKAGE                                                                                                                 |          |
|-------------|--------|-------------------------------------------------------------------------------------------------------------------------|----------|
|             | NAME   | DESCRIPTION                                                                                                             | VERSION  |
| SAA3500H    | QFP100 | plastic quad flat package; 100 leads (lead length 1.95 mm);<br>body $14 \times 20 \times 2.7$ mm; high stand-off height | SOT317-1 |

# SAA3500H

#### 6 BLOCK DIAGRAM



#### 7 PINNING

| SYMBOL           | PIN                                   | TYPE   | DESCRIPTION                                                                                                                                                |
|------------------|---------------------------------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ADC              | 1                                     | input  | analog-to-digital converter DC input                                                                                                                       |
| AIF              | 2                                     | input  | analog-to-digital converter IF input                                                                                                                       |
| V <sub>SSA</sub> | 3                                     | ground | analog supply ground                                                                                                                                       |
| ADE              | 99                                    | input  | analog-to-digital converter enable (active LOW)                                                                                                            |
| V <sub>DDA</sub> | 100                                   | supply | analog voltage supply (+3.3 V)                                                                                                                             |
| INP[0:9]         | 8 to 17                               | input  | 2048 kHz IF or baseband digital parallel input data (8 or 10 bits)                                                                                         |
| ADCLK            | 19                                    | output | analog-to-digital clock output 8192 kHz if $\overline{BYP}$ = HIGH, 4096 kHz if $\overline{BYP}$ = LOW                                                     |
| IQS              | 20                                    | input  | clock signal indicating I or Q baseband data if $\overline{\text{BYP}}$ = LOW;<br>signal for swapping I and Q data bytes if $\overline{\text{BYP}}$ = HIGH |
| BYP              | 21                                    | input  | IF input stage bypass (active LOW)                                                                                                                         |
| FSI              | 22                                    | input  | frame sync input (LOW indicates DAB null symbol detection)                                                                                                 |
| FSO              | 23                                    | output | null detector/frame sync output (LOW indicates DAB null symbol position)                                                                                   |
| SLI              | 24                                    | output | AGC synchronization lock indicator (HIGH if synchronized)                                                                                                  |
| AGC              | 25                                    | output | AGC level comparator output (HIGH if input sample > reference level, else LOW)                                                                             |
| OSCI             | 4                                     | input  | oscillator or system clock input, 24576 kHz                                                                                                                |
| OSCO             | 5                                     | output | oscillator output                                                                                                                                          |
| MCLK             | 41                                    | output | master clock output, 24576 kHz                                                                                                                             |
| V <sub>SS</sub>  | 7, 18,<br>26, 40,<br>60, 80<br>and 94 | supply | digital supply ground                                                                                                                                      |
| V <sub>DD</sub>  | 6, 28,<br>42 and<br>79                | supply | digital voltage supply (+3.3 V)                                                                                                                            |
| TEST             | 92                                    | input  | connect to ground for proper operation                                                                                                                     |
| OUT[0:7]         | 32 to 39                              | output | baseband or channel impulse response output                                                                                                                |
| OCLK             | 27                                    | output | output data clock (negative edge indicates new data)                                                                                                       |
| OIQ              | 29                                    | output | output I or Q select signal if $\overline{OCIR}$ = HIGH, or frame trigger if $\overline{OCIR}$ = LOW                                                       |
| OCIR             | 30                                    | input  | output select: baseband if $\overline{OCIR}$ = HIGH, CIR if $\overline{OCIR}$ = LOW                                                                        |
| OEN              | 31                                    | input  | output enable (active LOW)                                                                                                                                 |
| CFIC             | 51                                    | output | microcontroller interface signal indicating Fast Information Channel (FIC) processing                                                                      |
| CMODE            | 52                                    | input  | microcontroller interface mode input (only L3-bus)                                                                                                         |
| CDATA            | 53                                    | I/O    | microcontroller interface serial data I <sup>2</sup> C-bus or L3-bus (5 V tolerant)                                                                        |
| CCLK             | 54                                    | input  | microcontroller interface clock input I <sup>2</sup> C-bus or L3-bus                                                                                       |
| RESET            | 55                                    | input  | chip reset input (active LOW)                                                                                                                              |
| A[17:11]         | 62 to 68                              | output | address outputs external RAM                                                                                                                               |
| A[10:0]          | 81 to 91                              | output | address outputs external RAM                                                                                                                               |
| WR               | 61                                    | output | write data to RAM (active LOW)                                                                                                                             |
| RD               | 69                                    | output | read data from RAM (active LOW)                                                                                                                            |
| A17              | 70                                    | output | address bit 17 inverted for second RAM (128k $\times$ 8)                                                                                                   |
| D[0:7]           | 71 to 78                              | I/O    | data input/output external RAM                                                                                                                             |

| SYMBOL | PIN | TYPE   | DESCRIPTION                                                                        |
|--------|-----|--------|------------------------------------------------------------------------------------|
| SOV3   | 44  | output | serial output valid data 3                                                         |
| SOV2   | 45  | output | serial output valid data 2                                                         |
| SOV1   | 46  | output | serial output valid data 1                                                         |
| SOD3   | 47  | output | serial output data 3                                                               |
| SOD2   | 48  | output | serial output data 2                                                               |
| SOD1   | 49  | output | serial output data 1 (from channel decoder)                                        |
| SOC    | 50  | output | serial output clock (384 kHz continuous)                                           |
| REF    | 43  | output | receiver error flag [from Viterbi decoder, for Simple Full Capacity Output (SFCO)] |
| SFCO   | 56  | output | simple full capacity output (direct from Viterbi decoder)                          |
| RDC    | 57  | output | receiver data clock (6144 kHz continuous) or SFCO clock (burst)                    |
| RDE    | 58  | input  | RDI output enable (active LOW)                                                     |
| RDO    | 59  | output | receiver data interface bi-phase output                                            |
| TDO    | 93  | output | boundary scan test serial output                                                   |
| TCK    | 95  | input  | boundary scan test clock input                                                     |
| TDI    | 96  | input  | boundary scan test serial input                                                    |
| TMS    | 97  | input  | boundary scan test mode select input                                               |
| TRST   | 98  | input  | boundary scan test reset input                                                     |



#### 8 FUNCTIONAL DESCRIPTION

**Philips Semiconductors** 

The 2.048 MHz IF signal is digitized by an 8-bit flash Analog-to-Digital Converter (ADC), which samples at 8.192 MHz. The required input level is limited to a peak-to-peak voltage of 2 V. Due to a fast sample-and-hold circuit sub-sampling is possible, so that all IF frequencies of N  $\times$  8.192 ±2.048 MHz can be used. If a higher resolution ADC is wanted, an external ADC can be connected.

The digital mixer accepts a 2.048 MHz IF signal at its input and converts it to baseband with In-phase (I) and Quadrature-phase (Q) components. The mixer frequency is adjusted on a DAB frame basis with 1 Hz resolution to prevent performance degradation. The mixer output signals are digitally filtered and subjected to internal Automatic Gain Control (AGC) before entering the subsequent Fast Fourier Transform (FFT) stage.

The output of the digital AGC detectors indicates for each input sample whether the level is below or above the reference input level. By means of external filtering and gain control, the signal can be used to adjust the input signal level of the analog-to-digital converter (external AGC).

The on-chip null detector operates on the digital baseband signal and indicates the coarse position of the DAB null symbol ( $\overline{FSO} = LOW$ ), which is used for time base initialization. The spacing of detected null symbols is used to detect the DAB transmission mode.

The time base counts samples on a symbol and a frame basis in order to generate the internal control windows for the FFT and to generate a frame sync signal ( $\overline{FSO}$ ) during the null symbol. Initialization of the time base is determined by the null detector signal ( $\overline{FSI}$ ) and the selected DAB mode. After time base initialization the SAA3500H will be in symbol processing mode and the null detector will be deactivated.

The OFDM symbol demodulator applies a real-time FFT and differential demodulation to the baseband signal. The output is quantized to 4-bit metrics for the Viterbi decoder. The position of the FFT window is adjusted on a DAB frame basis in order to avoid Inter-Symbol Interference (ISI). The FFT result of the reference symbol is processed by the synchronization core, which performs two functions: estimation of the frequency error of the baseband signal, which is needed to adjust the digital mixer (AFC), and calculation of the Channel Impulse Response (CIR) to be used for positioning of the FFT window and the system clock. All timing and frequency control loops are realized in the synchronization core and can be influenced from the control interface.

The Viterbi decoder is preceded by frequency and time de-interleaving of the incoming metrics in external RAM, to distribute burst errors caused by channel fading. Variable rate decoding is done with 3.072 Mb/s decision speed. Output bits are re-encoded and compared to corresponding input bits in order to generate an error flag signal.

Sub-channel selection is done on a Capacity Unit (CU) basis. All standardized Unequal Error Protection (UEP) puncturing schemes for audio and Equal Error Protection (EEP) schemes for data are provided. Up to 64 sub-channels can be selected separately, which means virtually unlimited DAB decoding capabilities.

The output interface provides a full-speed standardized Receiver Data Interface (RDI) for all sub-channel data. This allows to extend every DAB receiver with external decoders for all kind of services. A dedicated interface is provided for the Philips SAA2502H audio source decoder, which completes the DAB receiver.

The system clock of 24.576 MHz, can be generated by an integrated DCXO, which is internally locked to the DAB signal. The clock is available on the MCLK pin to provide a synchronous clock to the MPEG decoder and microcontroller.

The I<sup>2</sup>C-bus or L3-bus configurable control interface provides access to Automatic Frequency Control (AFC), Channel Impulse Response (CIR), Fast Information Channel (FIC) and sub-channel selection controls.

### SAA3500H

#### 9 INTERFACE DESCRIPTION

#### 9.1 Input interface

The input interface can be used in 3 different modes, depending on the bypass ( $\overline{BYP}$ ) and IQ Select (IQS) pins. Digital input data should be in two's complement format (optionally: offset binary) and synchronized with the ADCLK output signal. Input data are read on the rising edge of ADCLK.

| Table 1 Input mod | des |
|-------------------|-----|
|-------------------|-----|

| BYP | IQS | DESCRIPTION                                                                         |
|-----|-----|-------------------------------------------------------------------------------------|
| 0   | clk | digital baseband input sampled at 2048 kHz and with I and Q data multiplexed        |
| 1   | 0   | digital IF input sampled at 8192 kHz, internal I/Q demodulator                      |
| 1   | 1   | digital IF input sampled at 8192 kHz, internal I/Q demodulator with I and Q swapped |

In case of baseband input the IQ select signal shall indicate whether the current sample is either I or Q data (INP[9:0]).



Digital IF input is, typically, at a frequency of 2048 kHz. It is possible to apply sub-sampling on a N  $\times$  8.192 ±2.048 MHz (N = 1, 2, 3,...,19) IF signal, but care should be taken with the jitter of the crystal clock, which is proportional to N.



To use the on-chip null detector, pins  $\overline{FSI}$  and  $\overline{FSO}$  shall simply be connected to each other.

When using an external null detector, the  $\overline{FSI}$  input shall indicate the position of the null symbol in the baseband signal ( $\overline{FSI}$  = LOW). The negative edge may have a maximum delay of 512 samples with respect to an ideal null detector. The delay compensation can be set via the I<sup>2</sup>C/L3 interface (register ATCWinControl). The  $\overline{FSI}$  input provides edge jitter suppression of up to 40 samples starting from the first negative edge. Once the SAA3500H is in symbol processing mode, the  $\overline{FSI}$  signal is ignored. During the null detection state, the Sync Lock Indicator (SLI) will be continuously LOW.

#### 9.2 Memory interface

An external SRAM memory of either 128 or 256 kbytes is required to store the metrics from the data de-interleaver for half (432 CUs) or full (864 CUs) decoding capacity, respectively. The upper address line A17 is available both true and inverted ( $\overline{A17}$ ) to allow memory extension without an address decoder. 3.3 V RAMs should be used with either an 8 or (2 ×) 4-bit data bus and an access time of ≤80 ns. Input data are read on the rising edge of  $\overline{RD}$ , output data shall be latched on the rising edge of  $\overline{WR}$ .

### SAA3500H



#### 9.3 Parallel output interface

The digital parallel output interface can be used in 3 different modes depending on the  $\overline{\text{OCIR}}$  and  $\overline{\text{OEN}}$  select pins. Output data shall be latched on the falling edge of OCLK.

#### Table 2Parallel output modes

X = don't care.

| OCIR | OEN | DESCRIPTION                                                     |
|------|-----|-----------------------------------------------------------------|
| 0    | 0   | channel impulse response sampled at 64 kHz, OIQ = frame trigger |
| 1    | 0   | baseband sampled at 2048 kHz and with I and Q data multiplexed  |
| X    | 1   | OUT[7:0], OIQ and OCLK disabled                                 |

By means of an external digital-to-analog converter, either the CIR or I/Q data can be displayed on an oscilloscope. Digital output data is clocked out on the falling edge of the OCLK output signal. In case of baseband output the OIQ signal indicates, if the current sample is either I or Q data.



SAA3500H

In the CIR output mode the channel impulse response is clocked out in a burst of N (unsigned) samples at 64 kHz each frame after CIR processing (bit SyncBusy = logic 0). The edges of the frame trigger signal (OIQ) allow to trigger a CIR display either at the start of the symbol or at the start of the symbol guard. In the latter case the CIR peak for a Gaussian channel will be at the left of the display.

#### 9.4 Serial output interface

The serial output interface is intended for transferring up to three sub-channels to the source decoder(s) with a total maximum bit rate of 384 kbit/s. The sub-channels for these outputs should be selected with the appropriate I<sup>2</sup>C or L3 commands. The output clock is 384 kHz. Each sub-channel has its own serial data and data valid line, but the clock is common. Serial output data shall be latched on the rising edge of SOC.



#### 9.5 Simple full capacity output

This interface provides serial access to all the Viterbi decoder output bits without any formatting. Transmission framing is indicated by the CFIC window, which can also be used to separate the FIC data (CFIC = HIGH) from the Main Service Channel (MSC) data (CFIC = LOW). The bit CFICMode can be used to signal on CFIC the beginning of the selected sub-channels (CFICMode = logic 0). The clock is a 3072 kHz burst clock, activated for each new output bit. Accompanied with the data is the error flag, obtained by re-encoding the Viterbi output bits and comparison with the corresponding Viterbi decoder input bits (REF = HIGH for error bit).



#### 9.6 RDI output

For external use a bi-phase modulated output (RDO) is provided, which carries all the FIC and MSC data, formatted according to the DAB receiver data interface specification *"EN 50255"*, which is based on the IEC 60958 digital audio interface. Optionally, a clock (6144 kHz) and word select signal (48 kHz) can be provided (instead of SFCO signals). Transmitter Identification Information (TII) is not signalled on this RDI. The FIC however is always signalled, with the Cyclic Redundancy Check (CRC) performed and the Error Check Field containing the resulting CRC (normally 0). Selected sub-channels will be directed to the RDI interface in the extended capacity mode (22 bits for MSC), but the number of RDI frames and the reliability are not signalled (i.e., set to all logic 0s and all logic 1s, respectively).

SAA3500H



In case SFCO data output is not desired, a particular 'RDI plus' mode can be selected, which provides a continuous 6144 kHz clock on RDC, synchronous to the bi-phase RDI data and accompanied by a fixed word select signal, to allow RDI source reception without an extra clock recovery circuit. Output data shall be latched on the rising edge of RDC.



#### 9.7 Microcontroller interface

The microcontroller interface of the SAA3500H operates in one of two distinct modes of operation: I<sup>2</sup>C-bus or L3-bus. Mode setting is determined at initialization, as described in Fig.12. On either control bus data are transferred in 8-bit packets, or bytes.

The interface uses three signals and the function in the L3-bus mode or I<sup>2</sup>C-bus mode is indicated in Table 3.

| SIGNAL | L3-BUS MODE | I <sup>2</sup> C-BUS MODE | DIRECTION    | DESCRIPTION                           |
|--------|-------------|---------------------------|--------------|---------------------------------------|
| CDATA  | L3DATA      | SDA                       | input/output | microcontroller interface serial data |
| CCLK   | L3CLK       | SCL                       | input        | microcontroller interface bit clock   |
| CMODE  | L3MODE      | none                      | input        | microcontroller interface mode select |

Table 3Control bus modes

During a hard reset of the device, the microcontroller interface mode is determined. As a consequence, the interface cannot be used while the reset signal is asserted. Mandatory action must be taken for correct microcontroller interface start-up at a hard reset, as explained in Fig.12.



### SAA3500H

In phase 1, the level of the CMODE signal determines the microcontroller interface mode, while reset is asserted. CMODE = HIGH defines I<sup>2</sup>C-bus mode, CMODE = LOW defines L3-bus mode. No transfers can be performed, as CCLK must be HIGH.

In phase 2, which is for L3-bus mode of operation only, it is mandatory to take CMODE HIGH, then LOW again after reset has been de-asserted, to correctly initialize the interface unit. This must occur before any L3-bus transfer (even to or from other devices) is performed. CCLK shall remain HIGH during this phase.

In phase 3, the first transfer can be performed on the microcontroller interface.

Any deviation from these steps may result in undefined behaviour of the microcontroller interface, even with the possibility of disturbing transfers to other devices connected to the control bus.

At a hardware reset, all writeable data items are forced to their default values.

The microcontroller interface provides access to all blocks, which generate or need control information. Selections on the SAA3500H are at the sub-channel level, the required sub-channel parameters should be obtained via the Multiplex Configuration Information (MCI), which is part of the FIC.

The CFIC window from the SAA3500H indicates FIC decoding. FIC data from the  $I^2C/L^3$  interface will be invalid, if CFIC = HIGH. It is therefore recommended to connect CFIC to a microcontroller interrupt input pin. With regard to the real-time processing requirements, it is highly recommended to use a 16-bit microcontroller.

#### 9.7.1 I<sup>2</sup>C-BUS MODE

The implemented I<sup>2</sup>C-bus interface is of the 400 kbit/s, 7-bit address type. The CDATA output driver is of the 'open drain' type in order to be compliant with the I<sup>2</sup>C-bus specification. The device address is as follows:

Table 4I<sup>2</sup>C-bus device address

| BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 |
|-------|-------|-------|-------|-------|-------|-------|-------|
| 1     | 1     | 0     | 1     | 0     | 1     | 1     | R/W   |

Bit 7 to bit 1 comprise the 7-bit I<sup>2</sup>C-bus slave address, while bit 0 indicates the transfer direction of data and acknowledge bits as follows:

| Table 5 | Read and write op | peration to the microcontroller in I <sup>2</sup> C-bus mode |
|---------|-------------------|--------------------------------------------------------------|
|---------|-------------------|--------------------------------------------------------------|

| R/W | FUNCTION                              | REMARK                                            |
|-----|---------------------------------------|---------------------------------------------------|
| 0   | data from microcontroller to SAA3500H | all acknowledge generated by SAA3500H             |
| 1   | data from SAA3500H to microcontroller | acknowledge for data generated by microcontroller |

Fundamentals of the I<sup>2</sup>C-bus interface protocol are shown in Fig.13.

# SAA3500H



For full details of the I<sup>2</sup>C-bus interface specification, please, refer to the I<sup>2</sup>C-bus specification (http://www.semiconductors.com/handbook/various\_38.html), which is also available on request.

#### 9.7.2 L3-BUS MODE

The L3-bus device address is composed as follows:

| Table 6 L3-bus device addres | s |
|------------------------------|---|
|------------------------------|---|

| BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1               | BIT 0               |
|-------|-------|-------|-------|-------|-------|---------------------|---------------------|
| 0     | 1     | 1     | 0     | 1     | 1     | DOM1 <sup>(1)</sup> | DOM0 <sup>(1)</sup> |

#### Note

1. The 'Data Operation Mode' bits DOM1 and DOM0 define the current sub-mode of the microcontroller interface until the next time a device address is received (see Table 7).

 Table 7
 Read and write operation to the microcontroller in L3-bus mode

| DOM1 | DOM0 | FUNCTION                                 | REMARK                               |
|------|------|------------------------------------------|--------------------------------------|
| 0    | 0    | data from microcontroller to SAA3500H    | general purpose data transfer        |
| 0    | 1    | data from SAA3500H to microcontroller    | general purpose data transfer        |
| 1    | 0    | control from microcontroller to SAA3500H | register selection for data transfer |
| 1    | 1    | status from SAA3500H to microcontroller  | short device status message          |

Fundamentals of the L3-bus interface protocol are shown in Fig.14.

# SAA3500H



For full details of the L3-bus interface specification, please, refer to the SAA2502H data sheet (order number 9397 750 03068 or at http://www.semiconductors.com/products).

#### 9.7.3 MICROCONTROLLER INTERFACE REGISTERS

Communication between the microcontroller and the SAA3500H is by addressing registers and writing or reading data. All addresses and register contents are in hexadecimal notation.

The following registers are available for the writing of data:

| ADDRESS<br>(HEX) | NAME           | DESCRIPTION                                                                          | SETTING AFTER RESET<br>(HEX) |
|------------------|----------------|--------------------------------------------------------------------------------------|------------------------------|
| 00               | Control        | control                                                                              | 1F                           |
| 01               | Configuration  | configuration                                                                        | FF                           |
| 10               | CIFCount       | CIF count and occurrence change flag                                                 | 00 00 00                     |
| 20               | CurSubChSel    | current sub-channel selection                                                        | 00 00 00 00                  |
| 21               | NextSubChSel   | next sub-channel selection                                                           | 00 00 00 00                  |
| 30               | SOD1           | select sub-channel for serial output SOD1                                            | 40                           |
| 31               | SOD2           | select sub-channel for serial output SOD2                                            | 40                           |
| 32               | SOD3           | select sub-channel for serial output SOD3                                            | 40                           |
| 40               | AGCExternal    | setting of thresholds for external AGC                                               | 61 0C                        |
| 41               | AGCInternal    | settings of the internal AGC                                                         | D0 49                        |
| 42               | AGCFixed       | internal AGC switch off and fixed gain setting                                       | 00                           |
| 50               | NullDetMargin  | null detector margin                                                                 | 40                           |
| 51               | TIIControl     | TII main/sub identifier                                                              | 00 00                        |
| 60               | MixerFreqInput | digital mixer frequency control input                                                | 80 00 00                     |
| 62               | CarrierShift   | carrier shift by n carrier positions                                                 | 00                           |
| 63               | AFCGain        | AFC loop gain                                                                        | 10                           |
| 70               | ATCWinControl  | ATC window control input or FFT window position and null detector delay compensation | 96                           |
| 71               | CIRThreshold   | CIR detector thresholds, edge and range                                              | 02 02                        |
| 73               | ATCGains       | ATC loops gains; clock I and P gains and window gain                                 | 02 04 20                     |

#### Table 8 Writeable registers

# SAA3500H

The following registers are available for the reading of data:

#### Table 9 Readable registers

| ADDRESS<br>(HEX) | NAME           | DESCRIPTION                                         | BYTES TO READ |
|------------------|----------------|-----------------------------------------------------|---------------|
| 00               | Status         | internal processing status                          | 1             |
| 10               | FICErrCount    | FIC error count per frame                           | 2             |
| 20 to 2B         | FICData        | FIC data inclusive CRC result                       | 32            |
| 51               | TIIOutput      | TII complex phase values                            | 6             |
| 60               | AFCLoopOutput  | AFC loop output for digital mixer frequency control | 3             |
| 61               | CarrierDev     | AFC carrier deviation detector                      | 2             |
| 70               | ATCWinOutput   | ATC window loop output for FFT window position      | 1             |
| 71               | ATCDetector    | ATC CIR detector output                             | 3             |
| 72               | ATCClockOutput | ATC clock loop output for external VCXO             | 1             |
| 76               | CIRPower       | power of CIR response                               | 2             |

A description of how to use the individual registers is given in a separate application note.

#### 10 LIMITING VALUES

In accordance with the Absolute Maximum Rating System (IEC 60134).

| SYMBOL           | PARAMETER                      | CONDITIONS | MIN.  | MAX.                  | UNIT |
|------------------|--------------------------------|------------|-------|-----------------------|------|
| V <sub>DD</sub>  | DC supply voltage              | note 1     | -0.5  | +6                    | V    |
| Vi               | input voltage                  |            | -0.5  | V <sub>DD</sub> + 0.5 | V    |
| I <sub>DD</sub>  | supply current                 |            | -     | 200                   | mA   |
| li               | input current                  |            | -10   | +10                   | mA   |
| l <sub>o</sub>   | output current                 |            | -10   | +10                   | mA   |
| P <sub>tot</sub> | total power dissipation        |            | -     | 650                   | mW   |
| T <sub>stg</sub> | storage temperature            |            | -65   | +150                  | °C   |
| T <sub>amb</sub> | operating ambient temperature  |            | -40   | +85                   | °C   |
| V <sub>es</sub>  | electrostatic handling voltage | note 2     | -300  | +300                  | V    |
|                  |                                | note 3     | -3000 | +3000                 | V    |

Notes

- 1. All supply connections must be made to the same external power supply unit.
- 2. Machine model: equivalent to discharging a 200 pF capacitor through a 0  $\Omega$  series resistor ('0  $\Omega$ ' is actually 0.75  $\mu$ H + 10  $\Omega$ ).
- 3. Human body model: equivalent to discharging a 100 pF capacitor through a 1500  $\Omega$  series resistor.

#### **11 THERMAL CHARACTERISTICS**

| SYMBOL               | PARAMETER                                   | CONDITIONS  | VALUE | UNIT |
|----------------------|---------------------------------------------|-------------|-------|------|
| R <sub>th(j-a)</sub> | thermal resistance from junction to ambient | in free air | 60    | K/W  |

# SAA3500H

#### 12 DC CHARACTERISTICS

 $V_{DD}$  = 3.0 to 3.6 V;  $T_{amb}$  = -40 to +85 °C; all voltages referenced to ground ( $V_{SS}$ ); unless otherwise specified.

| SYMBOL                    | PARAMETER                                    | CONDITIONS                             | MIN.      | TYP. | MAX. |    |
|---------------------------|----------------------------------------------|----------------------------------------|-----------|------|------|----|
| Supplies                  |                                              | - I                                    |           |      |      | 1  |
| V <sub>DD(tot)</sub>      | total DC supply voltage                      | note 1                                 | 3.0       | 3.3  | 3.6  | V  |
| I <sub>DD(tot)</sub>      | total DC supply current                      |                                        | -         | _    | 180  | mA |
| Dissipation               | I                                            |                                        |           |      |      |    |
| P <sub>tot</sub>          | total power dissipation                      |                                        | -         | -    | 650  | mW |
| Inputs                    |                                              |                                        |           |      |      | 1  |
| CMOS LEVE                 | L INPUT (INP[9:0], FSI, CCLK AND TCK)        |                                        |           |      |      |    |
| V <sub>IH</sub>           | HIGH-level input voltage                     |                                        | 2.0       | _    | _    | V  |
| V <sub>IL</sub>           | LOW-level input voltage                      |                                        | _         | _    | 0.8  | V  |
| I <sub>LI</sub>           | input leakage current                        | $V_{I} = 0 \text{ or } V_{I} = V_{DD}$ | _         | -    | 1    | μA |
| C <sub>i</sub>            | input capacitance                            |                                        | -         | 5    | _    | pF |
| CMOS LEVE                 | L INPUT, PULL-UP (BYP, CMODE, IQS, OCIR      | , OEN, RDE, TDI, TM                    | IS AND TR | ST)  |      |    |
| V <sub>IH</sub>           | HIGH-level input voltage                     |                                        | 2.0       | _    | _    | V  |
| V <sub>IL</sub>           | LOW-level input voltage                      |                                        | -         | -    | 0.8  | V  |
| R <sub>pu(VDD)(int)</sub> | internal pull-up resistor to V <sub>DD</sub> |                                        | 16        | 33   | 78   | kΩ |
| Ci                        | input capacitance                            |                                        | -         | 5    | -    | pF |
| CMOS LEVE                 | L INPUT, HYSTERESIS, PULL-UP (RESET)         |                                        | •         | •    | •    |    |
| V <sub>IH(hys)</sub>      | HIGH-level hysteresis input, rising edge     |                                        | 1.4       | -    | 1.9  | V  |
| V <sub>IL(hys)</sub>      | LOW-level hysteresis input, falling edge     |                                        | 0.9       | _    | 1.45 | V  |
| V <sub>hys</sub>          | hysteresis voltage                           |                                        | 0.4       | _    | 0.7  | V  |
| R <sub>pu(VDD)(int)</sub> | internal pull-up resistor to V <sub>DD</sub> |                                        | 16        | 33   | 78   | kΩ |
| Ci                        | input capacitance                            |                                        | _         | 5    | _    | pF |
| Inputs/outp               | puts                                         |                                        |           |      |      |    |
| CMOS LEVE                 | L INPUT, HYSTERESIS, OPEN DRAIN OUTPUT (CI   | DATA)                                  |           |      |      |    |
| V <sub>IH(hys)</sub>      | HIGH-level hysteresis input, rising edge     |                                        | 1.4       | _    | 1.9  | V  |
| V <sub>IL(hys)</sub>      | LOW-level hysteresis input, falling edge     |                                        | 0.9       | -    | 1.45 | V  |
| V <sub>hys</sub>          | hysteresis voltage                           |                                        | 0.4       | _    | 0.7  | V  |
| V <sub>OL</sub>           | LOW-level output voltage                     | I <sub>LOAD</sub> = 3 mA               | -         | _    | 0.4  | V  |
| CMOS LEVE                 | L INPUT, 1.5 mA OUTPUT STAGE (D[7:0])        |                                        |           |      |      |    |
| V <sub>IH</sub>           | HIGH-level input voltage                     |                                        | 2.0       | -    | -    | V  |
| V <sub>IL</sub>           | LOW-level input voltage                      |                                        | -         | -    | 0.8  | V  |
| I <sub>LI</sub>           | input leakage current                        | $V_I = 0 \text{ or } V_I = V_{DD}$     | _         | -    | 1    | μA |
| V <sub>OH</sub>           | HIGH-level output voltage                    | $I_{LOAD} = -1.5 \text{ mA}$           | 2.4       | -    |      | V  |
| V <sub>OL</sub>           | LOW-level output voltage                     | $I_{LOAD} = 1.5 \text{ mA}$            | _         | _    | 0.4  | V  |

### SAA3500H

| SYMBOL               | PARAMETER                               | CONDITIONS                                       | MIN.       | TYP.       | MAX.       | UNIT    |
|----------------------|-----------------------------------------|--------------------------------------------------|------------|------------|------------|---------|
| Outputs              |                                         |                                                  | -          | 4          | -          |         |
| CMOS LEVE<br>AND WR) | L, 1.5 mA OUTPUT STAGE (A[17:0], A17, A | DCLK, AGC, FSO, OC                               | LK, OIQ, Ī | RD, SLI, S | OD[1:3], S | OV[1:3] |
| V <sub>OH</sub>      | HIGH-level output voltage               | $I_{LOAD} = -1.5 \text{ mA}$                     | 2.4        | _          | -          | V       |
| V <sub>OL</sub>      | LOW-level output voltage                | I <sub>LOAD</sub> = 1.5 mA                       | -          | -          | 0.4        | V       |
| C <sub>LOAD</sub>    | output load capacitance                 |                                                  | -          | -          | 30         | pF      |
| CMOS LEVE            | L, 1.5 mA 3-STATE OUTPUT STAGE, (OUT[7  | :0])                                             | •          |            |            |         |
| V <sub>OH</sub>      | HIGH-level output voltage               | I <sub>LOAD</sub> = -1.5 mA                      | 2.4        | -          | _          | V       |
| V <sub>OL</sub>      | LOW-level output voltage                | $I_{LOAD} = 1.5 \text{ mA}$                      | -          | -          | 0.4        | V       |
| li <sub>lo</sub>     | output leakage current                  | inactive mode;<br>$V_O = 0$ or<br>$V_O = V_{DD}$ | -          | -          | 1          | μΑ      |
| C <sub>LOAD</sub>    | output load capacitance                 |                                                  | -          | -          | 30         | pF      |
| CMOS LEVE            | L, 3 mA OUTPUT STAGE (CFIC, MCLK, RD    | C, RDO, REF, SFCO,                               | SOC AND    | rdo)       |            | •       |
| V <sub>OH</sub>      | HIGH-level output voltage               | $I_{LOAD} = -3 \text{ mA}$                       | 2.4        | -          | -          | V       |
| V <sub>OL</sub>      | LOW-level output voltage                | I <sub>LOAD</sub> = 3 mA                         | -          | -          | 0.4        | V       |
| C <sub>LOAD</sub>    | output load capacitance                 |                                                  | -          | -          | 50         | pF      |

#### Note

1. All supply connections must be made to the same external power supply unit.

#### 13 AC CHARACTERISTICS

 $V_{DD}$  = 3.0 to 3.6 V;  $T_{amb}$  = 25 °C; all voltages referenced to ground ( $V_{SS}$ ); unless otherwise specified.

| SYMBOL                | PARAMETER                                         | CONDITIONS | MIN.   | TYP.  | MAX. | UNIT |
|-----------------------|---------------------------------------------------|------------|--------|-------|------|------|
| Oscillator            | input (OSC)                                       | •          |        |       | 1    |      |
| f <sub>i(OSC)</sub>   | input frequency                                   | note 1     | -      | 24576 | -    | kHz  |
| $\delta_{OSC}$        | input clock duty factor                           |            | 40     | _     | 60   | %    |
| Reset inpu            | it (RESET)                                        |            |        |       |      |      |
| t <sub>CL,RESET</sub> | reset LOW duration                                | note 2     | 60 × T | _     | _    | ns   |
| Input inter           | face (ADCLK, BYP, INP[9:0] and IQS)               |            |        |       |      |      |
| BASEBAND I            | NPUT ( $\overline{\text{BYP}}$ = LOW); see Fig.15 |            |        |       |      |      |
| T <sub>cy,ADCLK</sub> | ADCLK cycle time                                  |            | -      | 244   | _    | ns   |
| t <sub>CL,ADCLK</sub> | ADCLK LOW time                                    |            | -      | 122   | -    | ns   |
| t <sub>CH,ADCLK</sub> | ADCLK HIGH time                                   |            | -      | 122   | -    | ns   |
| t <sub>h,INP</sub>    | INP[9:0] hold time                                |            | 5      | _     | -    | ns   |
| t <sub>h,IQS</sub>    | IQS hold time                                     |            | -      | _     | 80   | ns   |

| SYMBOL                | PARAMETER                            | CONDITIONS                 | MIN. | TYP. | MAX. | UNIT |
|-----------------------|--------------------------------------|----------------------------|------|------|------|------|
| IF INPUT (B           | YP = HIGH); see Fig.16               |                            |      | •    | •    | •    |
| T <sub>cy,ADCLK</sub> | ADCLK cycle time                     |                            | -    | 122  | _    | ns   |
| t <sub>CL,ADCLK</sub> | ADCLK LOW time                       |                            | -    | 80   | -    | ns   |
| t <sub>CH,ADCLK</sub> | ADCLK HIGH time                      |                            | -    | 42   | _    | ns   |
| t <sub>h,INP</sub>    | INP[9:0] hold time                   |                            | 5    | _    | -    | ns   |
| t <sub>d,INP</sub>    | INP[9:0] delay time                  |                            | -    | _    | 25   | ns   |
| Memory in             | nterface (A17, A[17:0], D[7:0], RD a | nd WR); see Figs 17 and 18 | •    |      |      | •    |
| T <sub>cy,A</sub>     | address cycle time                   |                            | _    | 326  | _    | ns   |
| t <sub>CL,RD</sub>    | RD LOW time                          |                            | -    | 163  | _    | ns   |
| t <sub>d,RD</sub>     | RD delay time                        |                            | -    | 40   | _    | ns   |
| t <sub>h,RD</sub>     | RD hold time                         |                            | -    | 0    | -    | ns   |
| t <sub>CL,WR</sub>    | WR LOW time                          |                            | -    | 163  | -    | ns   |
| t <sub>d,WR</sub>     | WR delay time                        |                            | 0    | 40   | _    | ns   |
| t <sub>d,D</sub>      | data delay time                      |                            | -    | 0    | _    | ns   |
| t <sub>h,D</sub>      | data hold time                       |                            | -    | _    | 5    | ns   |
| Parallel ou           | itput interface (OCIR, OCLK, OEN,    | OIQ and OUT[9:0])          |      | •    |      | •    |
| BASEBAND              | OUTPUT (OCIR = HIGH); see Fig.19     |                            |      |      |      |      |
| T <sub>cy,OCLK</sub>  | OCLK cycle time                      |                            | -    | 244  | _    | ns   |
| t <sub>CL,OCLK</sub>  | OCLK LOW time                        |                            | -    | 122  | -    | ns   |
| t <sub>CH,OCLK</sub>  | OCLK HIGH time                       |                            | -    | 122  | _    | ns   |
| t <sub>su,OUT</sub>   | OUT[7:0] set-up time                 |                            | -    | 15   | _    | ns   |
| t <sub>su,OIQ</sub>   | OIQ set-up time                      |                            | -    | 17   | _    | ns   |
| CIR OUTPU             | т (OCIR = LOW); see Fig.20           |                            | •    |      | •    |      |
| T <sub>cy,OCLK</sub>  | OCLK cycle time                      |                            | -    | 15.6 | _    | μs   |
| t <sub>CL,OCLK</sub>  | OCLK LOW time                        |                            | -    | 8.3  | _    | μs   |
| t <sub>CH,OCLK</sub>  | OCLK HIGH time                       |                            | -    | 7.3  | _    | μs   |
| t <sub>su,OUT</sub>   | OUT[7:0] set-up time                 |                            | -    | 0    | -    | ns   |
| t <sub>su,OIQ</sub>   | OIQ set-up time                      |                            | -    | 0    | -    | ns   |
| Serial outp           | out interface (SOC, SOD[3:1] and S   | OV[3:1]); see Fig.21       |      |      |      |      |
| T <sub>cy,SOC</sub>   | SOC cycle time                       |                            | -    | 2.6  | -    | μs   |
| t <sub>CL,SOC</sub>   | SOC LOW time                         |                            | -    | 1.3  | -    | μs   |
| t <sub>CH,SOC</sub>   | SOC HIGH time                        |                            | -    | 1.3  | _    | μs   |
| t <sub>h,SOD</sub>    | SOD hold time                        |                            | -    | 0    | _    | ns   |
|                       |                                      |                            | 1    | 1.   | 1    |      |
| t <sub>su,SOV</sub>   | SOV set-up time                      |                            | -    | 4    | -    | ns   |

| SYMBOL                  | PARAMETER                                 | CONDITIONS          | MIN.   | TYP.  | MAX. | UNIT |
|-------------------------|-------------------------------------------|---------------------|--------|-------|------|------|
| Simple full             | l capacity output interface (CFIC, RDC, R | EF and SFCO); see F | ig.22  | _     | -    | •    |
| t <sub>CH,CFIC</sub>    | CFIC HIGH time                            | DAB mode I          | _      | 3.738 | _    | ms   |
|                         |                                           | DAB mode II         | -      | 0.935 | -    | ms   |
|                         |                                           | DAB mode III        | -      | 1.246 | _    | ms   |
|                         |                                           | DAB mode IV         | -      | 1.869 | _    | ms   |
| t <sub>SH,CFIC</sub>    | CFIC strobe HIGH time                     | bit CFICMode = 0    | -      | 75    | _    | ns   |
|                         |                                           | bit CFICMode = 1    | -      | 0     | _    | ns   |
| t <sub>su,CFIC</sub>    | CFIC set-up time                          |                     | -      | 165   | -    | ns   |
| t <sub>h,CFIC</sub>     | CFIC hold time                            |                     | -      | 80    | _    | ns   |
| T <sub>cy,RDC</sub>     | RDC cycle time                            |                     | 325    | _     | -    | ns   |
| t <sub>CH,RDC</sub>     | RDC HIGH time                             |                     | 250    | -     | -    | ns   |
| t <sub>CL,RDC</sub>     | RDC LOW time                              |                     | -      | 75    | -    | ns   |
| t <sub>su,SFCO</sub>    | SFCO set-up time                          |                     | -      | 5     | _    | ns   |
| t <sub>su,REF</sub>     | REF set-up time                           |                     | -      | 165   | -    | ns   |
| t <sub>h,REF</sub>      | REF hold time                             |                     | -      | -160  | -    | ns   |
| RDI output              | t interface (RDC, RDE, RDO and SFCO)      |                     | •      |       |      | •    |
| NORMAL MC               | DDE; see Fig.23                           |                     |        |       |      |      |
| t <sub>ONE</sub>        | ONE time                                  |                     | -      | 163   | -    | ns   |
| t <sub>ZERO</sub>       | ZERO time                                 |                     | -      | 326   | _    | ns   |
| RDI PLUS M              | IODE; see Fig.24                          |                     | •      |       |      | •    |
| T <sub>cy,RDC</sub>     | RDC cycle time                            |                     | -      | 163   | _    | ns   |
| t <sub>CH,RDC</sub>     | RDC HIGH time                             |                     | -      | 86    | _    | ns   |
| t <sub>CL,RDC</sub>     | RDC LOW time                              |                     | -      | 77    | _    | ns   |
| T <sub>cy,SFCO</sub>    | SFCO cycle time                           |                     | -      | 20.8  | _    | μs   |
| t <sub>CH,SFCO</sub>    | SFCO HIGH time                            |                     | -      | 10.4  | -    | μs   |
| t <sub>CL,SFCO</sub>    | SFCO LOW time                             |                     | -      | 10.4  | -    | μs   |
| t <sub>su,SFCO</sub>    | SFCO set-up time                          |                     | -      | 4     | -    | ns   |
| t <sub>h,SFCO</sub>     | SFCO hold time                            |                     | -      | 0     | _    | ns   |
| Microcont               | roller interface                          |                     | •      |       |      | •    |
| INITIALIZATIO           | DN PROCEDURE; see Fig.25                  |                     |        |       |      |      |
| t <sub>CL,RESET</sub>   | RESET LOW time                            | note 2              | 60 × T | _     | _    | ns   |
| t <sub>d,RES-MOD</sub>  | delay time from RESET to CMODE            | note 2              | 10 × T | _     | _    | ns   |
| t <sub>CH,CMODE</sub>   | CMODE HIGH time                           | note 2              | 10 × T | _     | _    | ns   |
| t <sub>d,MOD</sub> -CLK | delay time from CMODE to first CCLK       | note 2              | 10 × T | _     | _    | ns   |

## SAA3500H

| SYMBOL                   | PARAMETER                                    | CONDITIONS | MIN.   | TYP. | MAX.    | UNIT |
|--------------------------|----------------------------------------------|------------|--------|------|---------|------|
| L3-BUS MICI              | ROCONTROLLER TO SLAVE DEVICE; see Figs 26    | and 28     | -1     | -    | -       | •    |
| t <sub>cL</sub>          | L3CLK LOW time                               | note 2     | T + 10 | -    | -       | ns   |
| t <sub>cH</sub>          | L3CLK HIGH time                              | note 2     | T + 10 | _    | _       | ns   |
| t <sub>d1</sub>          | L3MODE set-up time before first L3CLK<br>LOW |            | 10     | -    | -       | ns   |
| t <sub>h1</sub>          | L3DATA hold time after L3CLK HIGH            |            | 10     | _    | _       | ns   |
| t <sub>h2</sub>          | L3MODE hold time after last L3CLK HIGH       |            | 15     | _    | -       | ns   |
| t <sub>su</sub>          | L3DATA set-up time before L3CLK HIGH         | note 2     | T + 10 | _    | _       | ns   |
| tL                       | L3MODE LOW time                              | note 2     | T + 10 | _    | -       | ns   |
| L3-BUS SLA               | VE DEVICE TO MICROCONTROLLER; see Fig.27     | •          |        |      | •       |      |
| t <sub>d2</sub>          | L3MODE HIGH to L3DATA enabled time           |            | 0      | _    | 20      | ns   |
| t <sub>d3</sub>          | L3MODE HIGH to L3DATA stable time            |            | _      | _    | 20      | ns   |
| t <sub>d4</sub>          | L3CLK HIGH to L3DATA stable time             | note 2     | _      | _    | 2T + 30 | ns   |
| t <sub>d5</sub>          | L3MODE LOW to L3DATA disabled time           |            | 0      | _    | 20      | ns   |
| t <sub>h3</sub>          | L3DATA hold time after L3CLK HIGH            | note 2     | Т      | _    | -       | ns   |
| I <sup>2</sup> C-BUS INP | UTS/OUTPUT (CDATA AND CCLK)                  |            |        |      |         |      |
| t <sub>f,I2C</sub>       | output fall time                             |            | _      | -    | 250     | ns   |
| f <sub>CCLK</sub>        | CCLK clock frequency                         |            | _      | _    | 400     | kHz  |

#### Notes

1. In a real application, the clock frequency may vary in a range of  $\pm 50$  ppm due to timing synchronization.

2. T = 4  $\times$  OSC cycle time, i.e., T = 163 ns at  $f_{osc}$  = 24.576 MHz.



Fig.15 Baseband input timing ( $\overline{\text{BYP}}$  = LOW).







# SAA3500H

t<sub>d5</sub>

MGB508





t<sub>d2</sub>

L3DATA microcontroller to IC

L3DATA IC to microcontroller

t<sub>h3</sub> ∣→

# SAA3500H



#### 14 APPLICATION INFORMATION

A suggestion for an application block diagram is shown in Fig.29.



#### 14.1 Clock oscillator

To perform automatic fine tuning of the clock signal, the microcontroller reads data from the SAA3500H and controls an external (VCXO) crystal oscillator. The following requirements should be met by that oscillator:

| Table 10 VCXO specificati | ion |
|---------------------------|-----|
|---------------------------|-----|

| PARAMETER                        | VALUE      | UNIT |
|----------------------------------|------------|------|
| Frequency                        | 24576      | kHz  |
| Pull range                       | ±50        | ppm  |
| Operating temperature            | -40 to +85 | °C   |
| Frequency drift with temperature | ≤±20       | ppm  |
| Tolerance and ageing             | ≤±10       | ppm  |

#### 14.2 Reset input

The reset signal is active LOW and should have a minimum duration of 60 clock cycles.

#### 14.3 Boundary scan test interface

For normal operation set TRST LOW, TCK LOW or HIGH, TDI and TMS not connected or HIGH. The boundary scan chain has a length of 84 and a 5-bit instruction code.

# SAA3500H

#### **15 PACKAGE OUTLINE**

#### QFP100: plastic quad flat package;



### SAA3500H

#### 16 SOLDERING

# 16.1 Introduction to soldering surface mount packages

This text gives a very brief insight to a complex technology. A more in-depth account of soldering ICs can be found in our *"Data Handbook IC26; Integrated Circuit Packages"* (document order number 9398 652 90011).

There is no soldering method that is ideal for all surface mount IC packages. Wave soldering is not always suitable for surface mount ICs, or for printed-circuit boards with high population densities. In these situations reflow soldering is often used.

#### 16.2 Reflow soldering

Reflow soldering requires solder paste (a suspension of fine solder particles, flux and binding agent) to be applied to the printed-circuit board by screen printing, stencilling or pressure-syringe dispensing before package placement.

Several methods exist for reflowing; for example, infrared/convection heating in a conveyor type oven. Throughput times (preheating, soldering and cooling) vary between 100 and 200 seconds depending on heating method.

Typical reflow peak temperatures range from 215 to 250 °C. The top-surface temperature of the packages should preferable be kept below 230 °C.

#### 16.3 Wave soldering

Conventional single wave soldering is not recommended for surface mount devices (SMDs) or printed-circuit boards with a high component density, as solder bridging and non-wetting can present major problems.

To overcome these problems the double-wave soldering method was specifically developed.

If wave soldering is used the following conditions must be observed for optimal results:

- Use a double-wave soldering method comprising a turbulent wave with high upward pressure followed by a smooth laminar wave.
- For packages with leads on two sides and a pitch (e):
  - larger than or equal to 1.27 mm, the footprint longitudinal axis is **preferred** to be parallel to the transport direction of the printed-circuit board;
  - smaller than 1.27 mm, the footprint longitudinal axis must be parallel to the transport direction of the printed-circuit board.

The footprint must incorporate solder thieves at the downstream end.

• For packages with leads on four sides, the footprint must be placed at a 45° angle to the transport direction of the printed-circuit board. The footprint must incorporate solder thieves downstream and at the side corners.

During placement and before soldering, the package must be fixed with a droplet of adhesive. The adhesive can be applied by screen printing, pin transfer or syringe dispensing. The package can be soldered after the adhesive is cured.

Typical dwell time is 4 seconds at 250 °C. A mildly-activated flux will eliminate the need for removal of corrosive residues in most applications.

#### 16.4 Manual soldering

Fix the component by first soldering two diagonally-opposite end leads. Use a low voltage (24 V or less) soldering iron applied to the flat part of the lead. Contact time must be limited to 10 seconds at up to 300 °C.

When using a dedicated tool, all other leads can be soldered in one operation within 2 to 5 seconds between 270 and 320  $^\circ\text{C}.$ 

## SAA3500H

#### 16.5 Suitability of surface mount IC packages for wave and reflow soldering methods

| PACKAGE                         | SOLDERING METHOD                  |                       |  |
|---------------------------------|-----------------------------------|-----------------------|--|
| FACRAGE                         | WAVE                              | REFLOW <sup>(1)</sup> |  |
| BGA, SQFP                       | not suitable                      | suitable              |  |
| HLQFP, HSQFP, HSOP, HTSSOP, SMS | not suitable <sup>(2)</sup>       | suitable              |  |
| PLCC <sup>(3)</sup> , SO, SOJ   | suitable                          | suitable              |  |
| LQFP, QFP, TQFP                 | not recommended <sup>(3)(4)</sup> | suitable              |  |
| SSOP, TSSOP, VSO                | not recommended <sup>(5)</sup>    | suitable              |  |

#### Notes

1. All surface mount (SMD) packages are moisture sensitive. Depending upon the moisture content, the maximum temperature (with respect to time) and body size of the package, there is a risk that internal or external package cracks may occur due to vaporization of the moisture in them (the so called popcorn effect). For details, refer to the Drypack information in the *"Data Handbook IC26; Integrated Circuit Packages; Section: Packing Methods"*.

- 2. These packages are not suitable for wave soldering as a solder joint between the printed-circuit board and heatsink (at bottom version) can not be achieved, and as solder may stick to the heatsink (on top version).
- If wave soldering is considered, then the package must be placed at a 45° angle to the solder wave direction. The package footprint must incorporate solder thieves downstream and at the side corners.
- 4. Wave soldering is only suitable for LQFP, TQFP and QFP packages with a pitch (e) equal to or larger than 0.8 mm; it is definitely not suitable for packages with a pitch (e) equal to or smaller than 0.65 mm.
- 5. Wave soldering is only suitable for SSOP and TSSOP packages with a pitch (e) equal to or larger than 0.65 mm; it is definitely not suitable for packages with a pitch (e) equal to or smaller than 0.5 mm.

### SAA3500H

#### 17 DATA SHEET STATUS

| DATA SHEET STATUS         | PRODUCT<br>STATUS | DEFINITIONS (1)                                                                                                                                                                                                                                                     |
|---------------------------|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Objective specification   | Development       | This data sheet contains the design target or goal specifications for product development. Specification may change in any manner without notice.                                                                                                                   |
| Preliminary specification | Qualification     | This data sheet contains preliminary data, and supplementary data will be<br>published at a later date. Philips Semiconductors reserves the right to<br>make changes at any time without notice in order to improve design and<br>supply the best possible product. |
| Product specification     | Production        | This data sheet contains final specifications. Philips Semiconductors reserves the right to make changes at any time without notice in order to improve design and supply the best possible product.                                                                |

#### Note

1. Please consult the most recently issued data sheet before initiating or completing a design.

#### **18 DEFINITIONS**

**Short-form specification** — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook.

Limiting values definition — Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 60134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

Application information — Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

#### 19 DISCLAIMERS

Life support applications — These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application.

**Right to make changes** — Philips Semiconductors reserves the right to make changes, without notice, in the products, including circuits, standard cells, and/or software, described or contained herein in order to improve design and/or performance. Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no licence or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified.

# 20 PURCHASE OF PHILIPS I<sup>2</sup>C COMPONENTS



Purchase of Philips I<sup>2</sup>C components conveys a license under the Philips' I<sup>2</sup>C patent to use the components in the I<sup>2</sup>C system provided the system conforms to the I<sup>2</sup>C specification defined by Philips. This specification can be ordered using the code 9398 393 40011.

# SAA3500H

NOTES

# SAA3500H

NOTES

# Philips Semiconductors – a worldwide company

Argentina: see South America Australia: 3 Figtree Drive, HOMEBUSH, NSW 2140, Tel. +61 2 9704 8141, Fax. +61 2 9704 8139 Austria: Computerstr. 6, A-1101 WIEN, P.O. Box 213, Tel. +43 1 60 101 1248, Fax. +43 1 60 101 1210 Belarus: Hotel Minsk Business Center, Bld. 3, r. 1211, Volodarski Str. 6, 220050 MINSK, Tel. +375 172 20 0733, Fax. +375 172 20 0773 Belgium: see The Netherlands Brazil: see South America Bulgaria: Philips Bulgaria Ltd., Energoproject, 15th floor, 51 James Bourchier Blvd., 1407 SOFIA Tel. +359 2 68 9211, Fax. +359 2 68 9102 Canada: PHILIPS SEMICONDUCTORS/COMPONENTS, Tel. +1 800 234 7381, Fax. +1 800 943 0087 China/Hong Kong: 501 Hong Kong Industrial Technology Centre, 72 Tat Chee Avenue, Kowloon Tong, HONG KONG, Tel. +852 2319 7888, Fax. +852 2319 7700 Colombia: see South America Czech Republic: see Austria Denmark: Sydhavnsgade 23, 1780 COPENHAGEN V, Tel. +45 33 29 3333, Fax. +45 33 29 3905 Finland: Sinikalliontie 3, FIN-02630 ESPOO, Tel. +358 9 615 800, Fax. +358 9 6158 0920 France: 51 Rue Carnot, BP317, 92156 SURESNES Cedex, Tel. +33 1 4099 6161, Fax. +33 1 4099 6427 Germany: Hammerbrookstraße 69, D-20097 HAMBURG, Tel. +49 40 2353 60, Fax. +49 40 2353 6300 Hungary: see Austria India: Philips INDIA Ltd, Band Box Building, 2nd floor, 254-D, Dr. Annie Besant Road, Worli, MUMBAI 400 025, Tel. +91 22 493 8541, Fax. +91 22 493 0966 Indonesia: PT Philips Development Corporation, Semiconductors Division, Gedung Philips, Jl. Buncit Raya Kav.99-100, JAKARTA 12510, Tel. +62 21 794 0040 ext. 2501, Fax. +62 21 794 0080 Ireland: Newstead, Clonskeagh, DUBLIN 14, Tel. +353 1 7640 000, Fax. +353 1 7640 200 Israel: RAPAC Electronics, 7 Kehilat Saloniki St, PO Box 18053, TEL AVIV 61180, Tel. +972 3 645 0444, Fax. +972 3 649 1007 Italy: PHILIPS SEMICONDUCTORS, Via Casati, 23 - 20052 MONZA (MI), Tel. +39 039 203 6838, Fax +39 039 203 6800 Japan: Philips Bldg 13-37, Kohnan 2-chome, Minato-ku, TOKYO 108-8507, Tel. +81 3 3740 5130, Fax. +81 3 3740 5057 Korea: Philips House, 260-199 Itaewon-dong, Yongsan-ku, SEOUL, Tel. +82 2 709 1412, Fax. +82 2 709 1415 Malaysia: No. 76 Jalan Universiti, 46200 PETALING JAYA, SELANGOR, Tel. +60 3 750 5214, Fax. +60 3 757 4880 Mexico: 5900 Gateway East, Suite 200, EL PASO, TEXAS 79905, Tel. +9-5 800 234 7381, Fax +9-5 800 943 0087

Middle East: see Italy

For all other countries apply to: Philips Semiconductors, International Marketing & Sales Communications, Building BE-p, P.O. Box 218, 5600 MD EINDHOVEN, The Netherlands, Fax. +31 40 27 24825

© Philips Electronics N.V. 2000

All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner.

The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent- or other industrial or intellectual property rights.

Printed in The Netherlands

753503/01/pp32

Date of release: 2000 Jun 14

Document order number: 9397 750 07187

SCA69

Let's make things better.

**Philips** Semiconductors





Netherlands: Postbus 90050, 5600 PB EINDHOVEN, Bldg. VB, Tel. +31 40 27 82785, Fax. +31 40 27 88399

New Zealand: 2 Wagener Place, C.P.O. Box 1041, AUCKLAND, Tel. +64 9 849 4160, Fax. +64 9 849 7811

Norway: Box 1, Manglerud 0612, OSLO, Tel. +47 22 74 8000, Fax. +47 22 74 8341

#### Pakistan: see Singapore

Philippines: Philips Semiconductors Philippines Inc., 106 Valero St. Salcedo Village, P.O. Box 2108 MCC, MAKATI, Metro MANILA, Tel. +63 2 816 6380, Fax. +63 2 817 3474 Poland: Al.Jerozolimskie 195 B, 02-222 WARSAW,

Tel. +48 22 5710 000, Fax. +48 22 5710 001 Portugal: see Spain

Romania: see Italy

Russia: Philips Russia, UI. Usatcheva 35A, 119048 MOSCOW, Tel. +7 095 755 6918, Fax. +7 095 755 6919

Singapore: Lorong 1, Toa Payoh, SINGAPORE 319762, Tel. +65 350 2538, Fax. +65 251 6500

Slovakia: see Austria

Slovenia: see Italy

South Africa: S.A. PHILIPS Pty Ltd., 195-215 Main Road Martindale, 2092 JOHANNESBURG, P.O. Box 58088 Newville 2114, Tel. +27 11 471 5401, Fax. +27 11 471 5398

South America: Al. Vicente Pinzon, 173, 6th floor, 04547-130 SÃO PAULO, SP, Brazil,

Tel. +55 11 821 2333, Fax. +55 11 821 2382 Spain: Balmes 22. 08007 BARCELONA

Tel. +34 93 301 6312, Fax. +34 93 301 4107

Sweden: Kottbygatan 7, Akalla, S-16485 STOCKHOLM, Tel. +46 8 5985 2000, Fax. +46 8 5985 2745

Switzerland: Allmendstrasse 140, CH-8027 ZÜRICH, Tel. +41 1 488 2741 Fax. +41 1 488 3263

Taiwan: Philips Semiconductors, 6F, No. 96, Chien Kuo N. Rd., Sec. 1, TAIPEI, Taiwan Tel. +886 2 2134 2886, Fax. +886 2 2134 2874

Thailand: PHILIPS ELECTRONICS (THAILAND) Ltd. 209/2 Sanpavuth-Bangna Road Prakanong, BANGKOK 10260, Tel. +66 2 745 4090, Fax. +66 2 398 0793

Turkey: Yukari Dudullu, Org. San. Blg., 2.Cad. Nr. 28 81260 Umraniye, ISTANBUL, Tel. +90 216 522 1500, Fax. +90 216 522 1813

Ukraine: PHILIPS UKRAINE, 4 Patrice Lumumba str., Building B, Floor 7, 252042 KIEV, Tel. +380 44 264 2776, Fax. +380 44 268 0461 United Kingdom: Philips Semiconductors Ltd., 276 Bath Road, Hayes,

MIDDLESEX UB3 5BX, Tel. +44 208 730 5000, Fax. +44 208 754 8421 United States: 811 East Argues Avenue, SUNNYVALE, CA 94088-3409, Tel. +1 800 234 7381, Fax. +1 800 943 0087

Uruguay: see South America

Vietnam: see Singapore Yugoslavia: PHILIPS, Trg N. Pasica 5/v, 11000 BEOGRAD, Tel. +381 11 3341 299, Fax.+381 11 3342 553

Internet: http://www.semiconductors.philips.com