### 120 MHz PLL for AM/FM Receivers **DIP 22** The SDA 2120 contains the complete digital section (reference oscillator, 20-bit shift register with memory, programmable divider, band select outputs as well as a phase detector, two charge pumps, one current multiplier, and two amplifiers) for tuning an AM/FM receiver by PLL frequency synthesis. A serial interface facilitates connection to a microprocessor. The microprocessor will load the divider, the band select outputs, and the current multiplier with the suitable information. #### **Features** - Integrated prescaler - Switch-selectable from AM to FM - High frequency resolution FM = 12.5 kHz, AM = 0.5 kHz #### **Maximum ratings** | $V_{\mathrm{S}}$ | 7.5 | V | |------------------|-------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | 32 | V | | ViH | 5.5 | V | | V <sub>BS</sub> | 18 | V | | $V_{AM/FM}$ | 5.5 | V | | $V_{F}$ | 5.5 | V | | $I_{iV}$ | 500 | μΑ | | $I_{DAM/FM}$ | 7 | mA | | $T_{ m j}$ | 140 | °C | | $T_{stg}$ | -40 to 125 | °C | | Runca | 65 | K/W | | | $V_{ m BS}$ $V_{ m AM/FM}$ $V_{ m F}$ $I_{ m iV}$ $I_{ m DAM/FM}$ $T_{ m j}$ $T_{ m stg}$ | VSAM/VSFM 32 ViH 5.5 VBS 18 VAM/FM 5.5 VF 5.5 IiV 500 IDAM/FM 7 Tj 140 | #### **Operating range** | Supply voltage | |--------------------------------------| | Ambient temperature range | | Resistance for charge pump current1) | | Input frequency input AM | | Input frequency input FM | | Prescaler factor LW/MW | | Prescaler factor SW/UKW | | Vs | 4.5 to 5.5 | V | |--------------------|--------------|--------| | $T_{amb}$ | -25 to 85 | °C | | $R_{I}$ | >100 | kΩ | | $f_{iAM}$ | 10 | MHz | | $f_{iFM}$ | 120 | MHz | | N <sub>LW/MW</sub> | 2 / 16383 | | | Newlikm | 4097 / 16383 | -35-17 | <sup>1)</sup> Multiplication factor M = 15 ## Characteristics ( $V_S = 5 \text{ V}$ ; $T_{amb} = 25 \,^{\circ}\text{C}$ ) | | | min | typ | max | ! | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|----------------------|-----------|-------------------------------|----------------------| | Supply current L tuning voltage $V_{\text{tunAM}}/V_{\text{tunFM}}$ ( $I_{\text{DL}}$ = 2.5 mA) H tuning voltage $V_{\text{tunAM}}(V_{\text{S2}}$ = 32 V) H tuning voltage $V_{\text{tunFM}}$ ( $V_{\text{S2}}$ = 32 V) | I <sub>S</sub><br>V <sub>DL</sub><br>V <sub>tun H AM</sub><br>V <sub>tun H FM</sub> | 30<br>30 | 60 | 0.5 | mA<br>V<br>V | | Sensitivity input AM ( $f = 10 \text{ MHz}$ )<br>Sensitivity input FM ( $f = 120 \text{ MHz}$ ) | V <sub>i AM rms</sub><br>V <sub>i FM rms</sub> | | 10<br>20 | | m∨<br>m∨ | | Input resistance input AM<br>( $f = 10 \text{ MHz}$ ; $V_{\text{IAMrms}} = 100 \text{ mV}$ )<br>Input resistance input FM<br>( $f = 120 \text{ MHz}$ ; $V_{\text{IFMrms}} = 100 \text{ mV}$ ) | $R_{iAM}$ | | 0.5 | | kΩ<br>kΩ | | Input capacitance, input AM/FM | Ci | | 4 | | pF | | Inputs IFO, PLE, CPL | | | | | | | Upper threshold voltage<br>Lower threshold voltage<br>H input current<br>L input current | $egin{array}{l} V_{ extsf{Su}} \ V_{ extsf{Sl}} \ I_{ extsf{iH}} \ I_{ extsf{jL}} \end{array}$ | 2.01) | | 0.8 <sup>1)</sup><br>8<br>—50 | V<br>V<br>μΑ<br>μΑ | | BS outputs: UKW, SW, MW, LW | | | | | | | $(V_{pp} = 15 \text{ V})$<br>(0.5 V \leq V_{pp} = 15 V) | $I_{ t q t H} \ I_{ t q t L}$ | 8.0 | 1.2 | 10<br>3.0 | μA<br>mA | | Oscillator output F | | | | | | | $(I_{\rm FH}=-100~\mu{\rm A})$<br>$(I_{\rm FL}=100~\mu{\rm A})$<br>Residual ripple of the tuning voltage<br>$(f=0-1~{\rm kHz}, {\rm test~bandwidth~10~Hz})$ | $V_{ m qFH} \ V_{ m qFL} \ V_{ m tunAM}$ | 4.5 | 5 | 0.7 | ν<br>ν<br>μν | | (f = 1-50 kHz, test bandwidth 100 Hz)<br>Charge pump output current AM/FM<br>$(R_{\parallel} = 130 \text{ k}\Omega, M = 15,$ | $V_{tunFM} \ I_{qAl}$ | | 1<br>±500 | ; | μV<br>μA | | I <sub>q Al</sub> tested against 2.5 V) tristate | | 1 | ±5 | ı | i nA | | Switching times IFO, PLE | | | | | | | Set-up time for enable Set-up time for data Hold time for enable Hold time for data | t <sub>SE</sub><br>t <sub>SD</sub><br>t <sub>HE</sub><br>t <sub>HD</sub> | 0.3<br>0.4<br>3<br>3 | | | με<br>με<br>με | | CPL | | | | | | | H pulse width<br>L pulse width | t <sub>CH</sub><br>t <sub>CL</sub> | 2 2 | | | μs<br>μs | | F | | | | | | | H pulse width<br>L pulse width<br>H/L transition time ( $C_{L2} = 10 \text{ pF}$ )<br>L/H transition time ( $C_{L2} = 10 \text{ pF}$ ) | t <sub>FH</sub><br>t <sub>FL</sub><br>t <sub>FHL</sub><br>t <sub>FLH</sub> | 200 | | 300<br>20<br>50 | ns<br>ns<br>ns<br>ns | <sup>1)</sup> Values apply throughout the operational range. ### Truth table | Function | "IFO"<br>2 <sup>14</sup> | bit<br>2 <sup>15</sup> | Ban<br>LW | d sele<br>MW | | utputs<br>UKW | f <sub>ref</sub> /kHz | Active input | Active output | |----------|--------------------------|------------------------|-----------|--------------|---|---------------|-----------------------|--------------|---------------| | LW | L | L | Н | Н | Н | Н | 0.5 | AM | AI AM | | MW | L | Н | H | L | Н | Н | 0.5 | AM | AI AM | | SW | H | Ļ | Н | Н | L | Н | 0.5 | AM | AI AM | | UKW | Н | Н | Н | Н | H | L | 12.5 | FM | ALFM | ### Pulse diagram ### Pulse diagram ## Set-up and hold times #### Circuit description The component contains a 14 bit programmable synchronous divider (% P, % M, % S), which divides the frequency of a signal pending at input AM, or FM resp. by the factor N=2...16383 (LW/MW), or N=4097...16383 (SW/VHF). The buffered inputs AM and FM can be directly connected to the VCO via capacitors due to their own prevoltage generation. The input sensitivity of the inputs is 10 mV<sub>rms</sub> (AM) or 20 $V_{rms}$ (FM). The frequency divider input can be switched optionally to AM or FM per software switch. While the LW/MW signal is divided into a pure synchronous divider, the SW/VHF signal is divided into a modulo two divider followed by a synchronous divider. The shift register with latch, with a depth of 20 bits, is divided into 14 bits to store the divider ratio N of the synchronous divider; 2 bits to control the four band select outputs (VHF, SW, MW, LW); 4 bits for the current multiplier to select the optimum current for the charge pump. The divider ratio N, the band selection, as well as the information for the current multiplier are loaded into the 20 bit shift register via the serial data input IFO. First, the complement of the divider ratio, beginning with the least significant bit, is loaded in a binary encoded form. This is followed by the band select control bits SB0 und SB1 (refer to table), finished by the information bits for the current multiplier. During FM operation, they are loaded in binary encoded form beginning with the LSB, during which the bit sequence 0000 is not permissible. During AM operation, the complement of the information bit is loaded in binary encoded form beginning with the LSB, during which the bit sequence 1111 is not permissible. The information is loaded with the HL slope of the shift pulse CPL. Acceptance of the data at the IFO input can only take place during the H state of the enable input PLE. The 20 bit latch accepts the data from the shift register during the L state of the enable input PLE. The component is equipped with its own crystal-controlled 4 MHz pulse oscillator. A square-wave signal of 2 MHz derived from the pulse oscillator is available at output F, which can be used for the synchronization of peripheral devices (e.g. microprocessor). The output F is to be connected to ground in order to provide a high signal-to-noise ratio. The oscillator output signal ( $f_{\rm OSC} = 4$ MHz) is divided down to 0.5 kHz or 12.5 kHz respectively, by a switch-selectable reference divider (reference signal). The reference divider is switched by the same signal that also switches the inputs. The divided input signal is compared with the reference signal in a digital phase detector. If the falling edge of the divided input signal appears prior to the falling edge of the reference signal, the DOWN output of the phase detector goes into the H state for the duration of the phase difference. In the opposite case, the output UP goes into the L state. If both signals are in phase, the DOWN output remains in the L state and output UP in the H state. The outputs UP/DOWN control the two current sources $I^+$ and $I^-$ (charge pump). If output UP is in the L state, current source $I^+$ is activated; if output DOWN is in the H state, current source $I^-$ is in effect. If DOWN is in the L state and UP is in the H state, the charge pump output changes into a high-ohmic state (TRI STATE). The current pulses generated by the charge pump are integrated with the aid of an active low pass (external FET op amp with RC circuitry). The DC output signal of the low pass is available at the FET op amp output and serves as tuning voltage for the VCO. If there are minor requirements to be met regarding the signal-to-noise ratio, an internal amplifier with a series-connected external darlington transistor can be used instead of the external FET op amp. The output stage of the internal amplifier comprises a transistor with open-collector output. The external collector resistor can then be connected to voltages up to 30 V. The output transistor is dimensioned such that a voltage drop of 0.5 V occurs at a 2.5 mA collector current. The component contains two separate charge pumps and two separate amplifiers. Only one charge pump is active at a time. The switch-over is achieved by the same signal that also switches the AM/FM inputs. Thus, separate low passes can be set up for AM and FM. The output current of both charge pumps (source current — sink current) is $M \times I$ . M is the multiplication factor that is given by the information bits for the current multiplier, M being an integer and $1 \le M \le 15$ . I is the basic current of the charge pump that is set by means of an external resistor between pin $I_{\rm ref}$ and $V_{\rm S}$ . As the software monitors the current, a fast transient response of the PLL during band limit peaks and range changes (recharging the low pass) can be achieved, as well as a high signal-to-noise ratio in the steady state. The delay time between phase detector input and charge pump output is typically 20 ns. The phase detector with charge pump gain depends on the selected charge pump output current and is calculated as follows: $$K_{D} = \frac{2 I}{4 \pi} \begin{bmatrix} \mu A \\ rad \end{bmatrix}$$ . The wiring of the charge pump output Al has to ensure that the DC voltage value at the output varies only between 1.2 V and 3.8 V (e.g. by applying a reference voltage of approx. 2.5 V when using the external operational amplifier. The band select outputs contain current drains ( $I_{\rm Q\,L}=0.8$ to 3.0 mA) with open collectors, in order to be able to switch voltages greater than the supply voltage of the component (5 V). Thus the transistors, operating as band select switches, can be directly driven without current limiting resistors (refer to application circuit). During operation, pin 2 (N.C.) must be connected to ground. ### Supplements to the circuit description Relationship between IFO bits of current multiplier and multiplication factor for the output current of the charge pump. | IFO | BIT | | | Multiplication factor M | Multiplication factor M | |-----------------|-----------------|-----|-----------------|-------------------------|-------------------------| | 2 <sup>16</sup> | 2 <sup>17</sup> | 218 | 2 <sup>19</sup> | FM | AM | | L | L | L | L | 0 | 15 | | Н | L | L | L | 1 1 | 14 | | L | Н | L | L | 2 | 13 | | Н | Н | L | L | 3 | 12 | | L | L | Н | L | 4 | 11 | | Н | L | Н | L | 5 | 10 | | L | Н | Н | L | 6 | 9 | | Н | Н | H | L | 7 | 8 | | L | L | L | Н | 8 | 7 | | Н | L | L | H | 9 | 6 | | L | Н | L | Н | 10 | 5 | | Н | Н | L | Н | 11 | 4 | | L | L | Н | Н | 12 | 3 | | Н | L | Н | Н | 13 | 2 | | L | Н | Н | Н | 14 | 1 | | Н | Н | Н | Н | 15 | 0 | ## Pin configuration | Pin No. | Symbol | Function | |---------|---------------------|------------------------------------| | 1 | EV AM | Amplifier input AM | | 2 | | N.C. | | 3 | AI AM | Charge pump output AM | | 4 | FM | Signal input VHF | | 5 | AM | Signal input SW/MW/LW | | 6 | $V_{\rm S}$ | Supply voltage | | 7 | Q2 | Crystal | | 8 | Q1 | Crystal | | 9 | UKW | Band select output VHF | | 10 | LW | Band select output LW | | 11 | F | Oscillator output | | 12 | MW | Band select output MW | | 13 | SW | Band select output SW | | 14 | IFO | Data input | | 15 | CPL | Shift register input | | 16 | PLE | Enable input for shift register | | 17 | GND | Ground | | 18 | $I_{ref}$ | Current adjustment for charge pump | | 19 | V <sub>tun FM</sub> | Tuning voltage FM | | 10 | EV FM | Amplifier input FM | | 21 | AI FM | Charge pump output FM | | 22 | V <sub>tun AM</sub> | Tuning voltage AM | ### **Block diagram** # Circuitry of inputs and outputs (schematic) Band select outputs (BS) ### Test circuit for residual ripple of the FM tuning voltage <sup>\*)</sup> The mentioned fitter constants are only approximate values. They have to be matched to the actual tuner by the user. # Test circuit for charge pump output current To activate the "charge pump", there must be a difference between the frequency of the AM/FM inputs and the frequency of the $\mu\text{C}.$ <sup>1)</sup> Double FET operating amplifier: MC 34002, CA 3240, TL 082, LF 353 or similar types. <sup>2)</sup> The filter values must be matched to the actual tuner by the user.