## 查询SI3456DV供应商

## 捷多邦,专业PCB打样工厂,24小时加急出货

AIRCHILD

SEMICONDUCTOR

## Si3456DV N-Channel PowerTrench<sup>®</sup> MOSFET

## **General Description**

These N-Channel Logic Level MOSFETs are produced using Fairchild Semiconductor's advanced Power Trench process that has been especially tailored to minimize the on-state resistance and yet maintain superior switching performance.

These devices are well suited for low voltage and battery powered applications where low in-line power loss and fast switching are required.



## Si3456DV

## Features

- 5.1 A, 30 V.  $R_{DS(ON)} = 45 \text{ m}\Omega @ V_{GS} = 10 \text{ V}$  $R_{DS(ON)} = 65 \text{ m}\Omega @ V_{GS} = 4.5 \text{ V}$
- High performance trench technology for extremely low R<sub>DS(ON)</sub>
- Low gate charge
- High power and current handling capability





## Absolute Maximum Ratings T<sub>A</sub>=25°C unless otherwise noted

| Symbol                                         | Parameter                                            |                                                    | Ratings     | Units                   |
|------------------------------------------------|------------------------------------------------------|----------------------------------------------------|-------------|-------------------------|
| V <sub>DSS</sub>                               | Drain-Source Voltage                                 |                                                    | 30          | V                       |
| V <sub>GSS</sub>                               | Gate-Source Voltage                                  |                                                    | ±20         | V                       |
| D                                              | Drain Current – Continuo                             | DUS (Note 1a)                                      | 5.1         | A                       |
|                                                | - Pulsed                                             |                                                    | 20          |                         |
| P <sub>D</sub>                                 | Maximum Power Dissipati                              | ON (Note 1a)                                       | 1.6         | W                       |
|                                                |                                                      | (Note 1b)                                          | 0.8         |                         |
| J, T <sub>STG</sub>                            | Operating and Storage Ju                             | nction Temperature Range                           | -55 to +150 | °C                      |
|                                                |                                                      |                                                    |             |                         |
|                                                | I Characteristics<br>Thermal Resistance, Junc        | tion-to-Ambient (Note 1a)                          | 78          | °C/W                    |
| Therma<br>୧ <sub>୶୲ନ</sub><br>୧ <sub>୶୲c</sub> | Thermal Resistance, Junc<br>Thermal Resistance, Junc |                                                    | 78<br>30    | •C/W                    |
| R <sub>eja</sub><br>Rejc<br>Packag<br>Device I | Thermal Resistance, Junc<br>Thermal Resistance, Junc | tion-to-Case (Note 1) dering Information Reel Size |             | C/W Quantity 3000 units |



| Symbol                              | Parameter                                         | Test Conditions                                         | Min | Тур            | Max            | Units    |
|-------------------------------------|---------------------------------------------------|---------------------------------------------------------|-----|----------------|----------------|----------|
| Off Char                            | acteristics                                       |                                                         |     |                | <u> </u>       | <u> </u> |
| BV <sub>DSS</sub>                   | Drain–Source Breakdown Voltage                    | $V_{GS} = 0 V$ , $I_D = 250 \mu A$                      | 30  |                |                | V        |
| ΔBV <sub>DSS</sub><br>ΔTJ           | Breakdown Voltage Temperature<br>Coefficient      | $I_D = 250 \ \mu$ A, Referenced to 25°C                 |     | 25             |                | mV/°C    |
| I <sub>DSS</sub>                    | Zero Gate Voltage Drain Current                   | $V_{DS} = 30 V$ , $V_{GS} = 0 V$<br>$T_{I}=70^{\circ}C$ |     |                | 1<br>5         | μA       |
| I <sub>GSS</sub>                    | Gate–Body Leakage                                 | $V_{GS} = \pm 20 \text{ V},  V_{DS} = 0 \text{ V}$      |     |                | ±100           | nA       |
| On Char                             | acteristics (Note 2)                              |                                                         |     |                |                |          |
| V <sub>GS(th)</sub>                 | Gate Threshold Voltage                            | $V_{DS} = V_{GS}$ , $I_D = 250 \ \mu A$                 | 1   | 1.5            | 2              | V        |
| $\Delta V_{GS(th)}$<br>$\Delta T_J$ | Gate Threshold Voltage<br>Temperature Coefficient | $I_D = 250 \ \mu\text{A}$ , Referenced to 25°C          |     | -4             |                | mV/°     |
| R <sub>DS(on)</sub>                 | Static Drain–Source<br>On–Resistance              |                                                         |     | 33<br>44<br>49 | 45<br>65<br>71 | mΩ       |
| I <sub>D(on)</sub>                  | On–State Drain Current                            | V <sub>GS</sub> = 10 V, V <sub>DS</sub> = 5 V           | 15  |                |                | Α        |
| <b>g</b> fs                         | Forward Transconductance                          | $V_{DS} = 10 V$ , $I_D = 5.1 A$                         |     | 12             |                | S        |
| Dynamic                             | Characteristics                                   |                                                         |     |                |                |          |
| Ciss                                | Input Capacitance                                 | $V_{DS} = 15 V$ , $V_{GS} = 0 V$ ,                      |     | 463            |                | pF       |
| Coss                                | Output Capacitance                                | f = 1.0 MHz                                             |     | 109            |                | pF       |
| Crss                                | Reverse Transfer Capacitance                      | ]                                                       |     | 44             |                | pF       |
| R <sub>G</sub>                      | Gate Resistance                                   | $V_{GS}$ = 15 mV, f = 1.0 MHz                           |     | 1.1            |                | Ω        |
| Switchin                            | g Characteristics (Note 2)                        |                                                         |     |                |                |          |
| t <sub>d(on)</sub>                  | Turn–On Delay Time                                | $V_{DS} = 15 V$ , $I_D = 1 A$ ,                         |     | 6.3            | 13             | nS       |
| t <sub>r</sub>                      | Turn–On Rise Time                                 | $V_{GS} = 10 \text{ V}, \qquad R_{GEN} = 6 \ \Omega$    |     | 6              | 12             | nS       |
| t <sub>d(off)</sub>                 | Turn–Off Delay Time                               | 1                                                       |     | 20             | 36             | nS       |
| t <sub>f</sub>                      | Turn–Off Fall Time                                |                                                         |     | 2.3            | 4.6            | nS       |
| Q <sub>g</sub>                      | Total Gate Charge                                 | $V_{DS} = 15 V$ , $I_D = 5.1 A$ ,                       |     | 9              | 12.6           | nC       |
| Q <sub>gs</sub>                     | Gate–Source Charge                                | V <sub>GS</sub> = 10 V                                  |     | 1.4            |                | nC       |
| Q <sub>gd</sub>                     | Gate-Drain Charge                                 | 1                                                       |     | 1.6            |                | nC       |
| Drain-So                            | ource Diode Characteristics                       | and Maximum Ratings                                     |     |                |                |          |
| l <sub>s</sub>                      | Maximum Continuous Drain–Sourc                    | <b>V</b>                                                |     |                | 1.3            | А        |
| V <sub>SD</sub>                     | Drain–Source Diode Forward<br>Voltage             | $V_{GS} = 0 V$ , $I_S = 1.3 A$ (Note 2)                 |     | 0.77           | 1.2            | V        |
| t <sub>rr</sub>                     | Diode Reverse Recovery Time                       | I <sub>F</sub> = 5.1A                                   |     | 18             |                | nS       |
| Q <sub>rr</sub>                     | Diode Reverse Recovery Charge                     | $d_{iF}/d_t = 100 \text{ A}/\mu \text{s}$ (Note 2)      |     | 17             |                | nC       |

Notes:

1. R<sub>0JA</sub> is the sum of the junction-to-case and case-to-ambient resistance where the case thermal reference is defined as the solder mounting surface of the drain pins. R<sub>0JC</sub> is guaranteed by design while R<sub>0CA</sub> is determined by the user's board design.

a.  $78^{\circ}$ C/W when mounted on a  $1in^2$  pad of 2oz copper on FR-4 board.

b. 156°C/W when mounted on a minimum pad.

2. Pulse Test: Pulse Width  $\leq$  300  $\mu\text{s},$  Duty Cycle  $\leq$  2.0%

# Si3456DV



# Si3456DV



# Si3456DV

|                                  | ed and unregistered tradem<br>naustive list of all such trade | narks Fairchild Semiconductor emarks. | owns or is authorized to    | use and is        |
|----------------------------------|---------------------------------------------------------------|---------------------------------------|-----------------------------|-------------------|
| ACEx <sup>™</sup>                | FASTr <sup>™</sup>                                            | OPTOLOGIC <sup>®</sup>                | SMART START <sup>™</sup>    | VCX <sup>TM</sup> |
| Bottomless <sup>™</sup>          | FRFET <sup>™</sup>                                            | OPTOPLANAR <sup>™</sup>               | SPM <sup>™</sup>            |                   |
| CoolFET <sup>™</sup>             | GlobalOptoisolator <sup>™</sup>                               | PACMAN <sup>™</sup>                   | Stealth <sup>™</sup>        |                   |
| CROSSVOLT <sup>™</sup>           | GTO <sup>™</sup>                                              | POP <sup>™</sup>                      | SuperSOT <sup>™</sup> -3    |                   |
| DOME <sup>™</sup>                | HiSeC <sup>™</sup>                                            | Power247 <sup>™</sup>                 | SuperSOT <sup>™</sup> -6    |                   |
| EcoSPARK <sup>™</sup>            | I <sup>2</sup> C <sup>™</sup>                                 | PowerTrench <sup>®</sup>              | SuperSOT <sup>™</sup> -8    |                   |
| E <sup>2</sup> CMOS <sup>™</sup> | ISOPLANAR <sup>™</sup>                                        | QFET <sup>™</sup>                     | SyncFET <sup>™</sup>        |                   |
| EnSigna <sup>™</sup>             | LittleFET <sup>™</sup>                                        | QS <sup>™</sup>                       | TinyLogic <sup>™</sup>      |                   |
| FACT <sup>™</sup>                | MicroFET <sup>™</sup>                                         | QT Optoelectronics <sup>™</sup>       | TruTranslation <sup>™</sup> |                   |
| FACT Quiet Series <sup>™</sup>   | MicroPak <sup>™</sup>                                         | Quiet Series <sup>™</sup>             | UHC <sup>™</sup>            |                   |
| FAST ®                           | MICROWIRE <sup>™</sup>                                        | SILENT SWITCHER <sup>®</sup>          | UltraFET <sup>®</sup>       |                   |

## DISCLAIMER

TRADEMARKS

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS.

### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, or (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the user. 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

## **PRODUCT STATUS DEFINITIONS**

## Definition of Terms

| Datasheet Identification | Product Status            | Definition                                                                                                                                                                                                                        |
|--------------------------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Advance Information      | Formative or<br>In Design | This datasheet contains the design specifications for<br>product development. Specifications may change in<br>any manner without notice.                                                                                          |
| Preliminary              | First Production          | This datasheet contains preliminary data, and<br>supplementary data will be published at a later date.<br>Fairchild Semiconductor reserves the right to make<br>changes at any time without notice in order to improve<br>design. |
| No Identification Needed | Full Production           | This datasheet contains final specifications. Fairchild<br>Semiconductor reserves the right to make changes at<br>any time without notice in order to improve design.                                                             |
| Obsolete                 | Not In Production         | This datasheet contains specifications on a product<br>that has been discontinued by Fairchild semiconductor.<br>The datasheet is printed for reference information only.                                                         |