# High Frequency 600-mA Synchronous Buck/Boost Converter #### **FEATURES** - Voltage Mode Control - Fully Integrated MOSFET Switches - 2.7-V to 6-V Input Voltage Range - Programmable PWM/PSM Control - Up to 600-mA Output Current @ 3.3 V in PWM - Up to 2-MHz Adjustable Switching Frequency in PWM - Less than 200-μA Quiescent Current in PSM - Integrated UVLO and POR - Integrated Soft-Start - Synchronization - Shutdown Current <1 μA</li> #### **DESCRIPTION** The Si9165 provides fully integrated synchronous buck or boost converter solution for the latest one cell Lithium Ion cellular phones. Capable of delivering up to 600 mA of output current at +3.3 V, the Si9165 provides ample power for various baseband circuits as well as for some PAs. It combines the 2-MHz switching controller with fully integrated high-frequency MOSFETs to deliver the smallest and most efficient converter available today. The 2-MHz switching frequency reduces the inductor height to new level of 2 mm and minimizes the output capacitance requirement to less than 10 $\mu\text{F}$ with peak-to-peak output ripple as low as 10 mV. Combined with low-gate charge high-frequency MOSFETs, the Si9165 delivers efficiency up to 95%. The programmable pulse skipping mode maintains this high efficiency even during the standby and idle modes to increase overall battery life and talktime. In order to extract the last ounce of power from the battery, the Si9165 is designed with 100% duty cycle control for buck mode. With 100% duty cycle, the Si9165 operates like a saturated linear regulator to deliver the highest potential output voltage for longer talktime. The Si9165 is available in both standard and lead (Pb)-free TSSOP-20 pin packages. In order to satisfy the stringent ambient temperature requirements, the Si9165 is rated to handle the industrial temperature range of -25°C to 85°C. #### STANDARD APPLICATION CIRCUITS **Buck Configuration** mont Number, 70045 ### **ABSOLUTE MAXIMUM RATINGS** | Voltages Referenced to GND | Continuous | |--------------------------------------------------------|--------------| | V <sub>DD</sub> | Storage Tem | | MODE, PWM/PSM, SYNC, SD, | Operating Ju | | $V_{REF}$ , $R_{OSC}$ COMP, FB0.3 V to $V_{DD}$ +0.3 V | Power Dissip | | $V_{O}$ | 20-Pin TSSC | | PGND | Thermal Imp | | Voltages Referenced to PGND | 20-Pin TSSC | | V <sub>S</sub> , V <sub>IN/OUT</sub> 6.5 V | Notes | | COIL | a. Device r | | Peak Output Current | b. Derate 8 | | | | | Continuous Output Current | |-----------------------------------------------------------------------------------| | Storage Temperature Range –65 to 150°C | | Operating Junction Temperature | | Power Dissipation (Package) <sup>a</sup> | | 20-Pin TSSOP (Q Suffix) <sup>b</sup> | | Thermal Impedance $(\Theta_{JA})$ | | 20-Pin TSSOP | | Notes | | <ol> <li>Device mounted with all leads soldered or welded to PC board.</li> </ol> | b. Derate 8.0 mW/°C above 25°C. Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. ### **RECOMMENDED OPERATING CONDITIONS** | Voltages Referenced to GND | | |----------------------------------------------------------------------------|----------------------------| | V <sub>DD</sub> 2.7 V to 6 V | F <sub>osc</sub> | | MODE, PWM/ $\overline{PSM}$ , SYNC, $\overline{SD}$ 0 V to V <sub>DD</sub> | $R_{osc}$ | | Voltages Referenced to PGND | V <sub>REF</sub> Capacitor | | Vs. Viniouit | | | SPECIFICATIONS | | | | | | | | |---------------------------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|------|---------------------|------|--| | | Symbol | Test Conditions Unless Otherwise Specified $ 2.7 \text{ V} < \text{ V}_{DD} < 6\text{V}, \\ \text{ V}_{IN/OUT} = 3.3 \text{ V}, \text{ V}_S = 3.3 \text{ V} $ | Limits | | | | | | Parameter | | | Min <sup>a</sup> | Турь | Max <sup>a</sup> | Unit | | | Reference | | | | | | | | | Outrot Valtage | | I <sub>REF</sub> = 0 | 1.268 | 1.3 | 1.332 | ٧ | | | Output Voltage | V <sub>REF</sub> | T <sub>A</sub> = 25°C, I <sub>REF</sub> = 0 | 1.280 | 1.3 | 1.320 | | | | Load Regulation | $\Delta V_{REF}$ | $V_{DD} = 3.3 \text{ V}, -500 \mu\text{A} < I_{REF} < 0$ | | 3 | | mV | | | Power Supply Rejection | P <sub>SRR</sub> | | | 60 | | dB | | | UVLO | | | | | | | | | Under Voltage Lockout (turn-on) | V <sub>UVLOLH</sub> | | 2.3 | 2.4 | 2.5 | V | | | Hysteresis | V <sub>HYS</sub> | V <sub>UVLOLH</sub> – V <sub>UVLOHL</sub> | | 0.1 | | V | | | Soft-Start Time | <u>.</u> | | | | | | | | SS time | tss | | | 6 | | ms | | | Mode | | | • | • | | | | | Logic High | V <sub>IH</sub> | | 0.7 V <sub>DD</sub> | | | V | | | Logic Low | V <sub>IL</sub> | | | | 0.3 V <sub>DD</sub> | V | | | Input Current | IL | | -1.0 | | 1.0 | μΑ | | | SD, SYNC, PWM/PSM | | | | • | | | | | Logic High | V <sub>IH</sub> | | 2.4 | | | V | | | Logic Low | V <sub>IL</sub> | | | | 0.8 | V | | | Input Current | ΙL | | -1.0 | | 1.0 | μΑ | | Document Number: 70845 | Parameter | | | Test Conditions Unless Otherwise Specified 2.7 V < V <sub>DD</sub> < 6V, V <sub>IN/OUT</sub> = 3.3 V, V <sub>S</sub> = 3.3 V | Limits | | | | |--------------------------------------|-------------------------|-------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|------------------|--------------------------------------------------|------------------|------| | | | Symbol | | Min <sup>a</sup> | Typb | Max <sup>a</sup> | Unit | | Oscillator | | <u>l</u> | | | 1 | 1 | | | Maximum Frequency | | F <sub>MAX</sub> | | 2 | | | MHz | | Accuracy | | | Nominal 1.60 MHz, $R_{OSC}$ = 30 $k\Omega$ | -20 | | 20 | | | Max Duty Cycle (Buck, No | n LDO Mode) | | Fsw = 2 MHz | 75 | 85 | | % | | Max Duty Cycle (Boost) | | D <sub>MAX</sub> | | 50 | 65 | | | | SYNC Range | | F <sub>SYNC</sub> /F <sub>OSC</sub> | | 1.2 | | 1.5 | | | SYNC Low Pulse Width | | | | 50 | | | | | SYNC High Pulse Width | | | | 50 | | | ns | | SYNC t <sub>r</sub> , t <sub>f</sub> | | | | | | 50 | | | Error Amplifier | | 1 | | • | | 1 | | | Input Bias Current | | I <sub>BIAS</sub> | V <sub>FB</sub> = 1.5 V | -1 | | 1 | μΑ | | Open Loop Voltage Gain | | A <sub>VOL</sub> | | 50 | 60 | | dB | | ED Through ald | | | T <sub>A</sub> = 25°C | 1.270 | 1.30 | 1.330 | ٧ | | FB Threshold | | V <sub>FB</sub> | | 1.258 | 1.30 | 1.342 | | | Unity Gain BW | | BW | | | 2 | | MHz | | Outro de Composit | | I <sub>EA</sub> | Source (V <sub>FB</sub> = 1.05 V), V <sub>COMP</sub> = 0.75 V | | -3 | -1 | mA | | Output Current | | | Sink (V <sub>FB</sub> = 1.55 V), V <sub>COMP</sub> = 0.75 V | 1 | 3 | | | | Output Current | | | | | | | | | | Boost Mode <sup>c</sup> | | $V_{IN} \leq V_{OUT} = 2.7 \text{ to } 5.0 \text{ V}$ | 600 | | | | | Output Current (PWM) | Buck Moded | | $V_{IN} \ge V_{OUT} = 2.7 \text{ to } 6.0 \text{ V}$ | 600 | | | | | | Boost Mode <sup>c</sup> | lout | $V_{IN} = 3.3 \text{ V}, V_{OUT} = 3.6 \text{ V}$ | 150 | | | - mA | | Output Current (PSM) | Buck Moded | 1 | $V_{IN} = 3.6 \text{ V}, V_{OUT} = 2.7 \text{ V}$ | 150 | | | | | r <sub>DS(on)</sub> N-channel | 1 | _ | | | 130 | 300 | | | r <sub>DS(on)</sub> P-channel | | r <sub>DS(on)</sub> | V <sub>S</sub> ≥ 3.3 V | | 160 | 330 | mΩ | | Over temperature p | rotection | - 1 | | | • | | | | Trip Point | | | Rising Temperature | | 165 | | ••• | | Hysteresis | | | | | 25 | | °C | | Supply Current | | | | | • | | | | Normal Mode | | | V <sub>DD</sub> = 3.3 V, F <sub>OSC</sub> = 2 MHz | | 500 | 750 | | | PSM Mode | | I <sub>DD</sub> | V <sub>DD</sub> = 3.3 V | | 180 | 250 | μΑ | | Shutdown Mode | | 1 | V <sub>DD</sub> = 3.3 V, <del>SD</del> = 0 V | 1 | <del> </del> | 1 | 1 | - Notes a. The algebraic convention whereby the most negative value is a minimum and the most positive a maximum. b. Typical values are for DESIGN AID ONLY, not guaranteed nor subject to production testing. c. V<sub>IN</sub> = V<sub>DD</sub>, V<sub>OUT</sub> = V<sub>IN/OUT</sub>, V<sub>OUT</sub> = V<sub>S</sub> = V<sub>O</sub>, L = 1.5 μH d. V<sub>IN</sub> = V<sub>DD</sub> = V<sub>S</sub> = V<sub>IN/OUT</sub>, V<sub>OUT</sub> = V<sub>O</sub>, L = 1.5 μH Document Number: 70845 www.viehav.com ### TYPICAL CHARACTERISTICS (25°C UNLESS OTHERWISE NOTED) www.vishay.com Document Number: 70845 ### TYPICAL CHARACTERISTICS (25°C UNLESS OTHERWISE NOTED) ### PIN CONFIGURATION AND ORDERING INFORMATION | Ordering Information | | | |----------------------|-------------------|---------------| | Part Number | Temperature Range | Package | | Si9165BQ-T1 | −25 to 85°C | Tape and Reel | | Si9165BQ-T1—E3 | -25 to 65 C | rape and neer | | | | | | Eval Kit | Temperature Range | Board Type | |----------|-------------------|---------------| | Si9165DB | –25 to 85°C | Surface Mount | | PIN DESCRIPTION | | | | | | |-----------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | Pin | Symbol | Description | | | | | 1 | N/C | Not Used | | | | | 2 | SD | Shuts down the IC completely and decreases current consumed by the IC to <1 μA. | | | | | 3 | PWM/PSM | Logic high = PWM mode, logic low = $\overline{\text{PSM}}$ mode. In $\overline{\text{PSM}}$ mode, synchronous rectification is disabled. | | | | | 4, 5, 6 | V <sub>IN/OUT</sub> | Input node for buck mode and output node for boost mode. | | | | | 7 | SYNC | Externally controlled synchronization signal. Logic high to low transition forces the clock synchronization. <i>If not used, the pin must be connected to V<sub>DD</sub>, or logic high.</i> | | | | | 8 | GND | Low power controller ground | | | | | 9 | $V_{REF}$ | 1.3-V reference. Decoupled with 0.1-μF capacitor. | | | | | 10 | FB | Output voltage feedback connected to the inverting input of an error amplifier. | | | | | 11 | COMP | Error amplifier output for external compensation network. | | | | | 12 | Rosc | External resistor to determine the switching frequency. | | | | | 13 | V <sub>DD</sub> | Input supply voltage for the analog circuitry. Input voltage range is 2.7 V to 6 V. | | | | | 14 | Vo | Direct output voltage sensing to control peak inductor current in PSM mode. | | | | | 15 | V <sub>S</sub> | Supply voltage for the internal MOSFET drive circuit. | | | | | 16, 17 | PGND | Power ground. | | | | | 18 | MODE | Determines the converter topology. Connect to AGND for buck or V <sub>DD</sub> for boost. | | | | | 19, 20 | COIL | Inductor connection node | | | | Document Number: 70845 www.vishay.com #### **FUNCTIONAL BLOCK DIAGRAM** #### **DETAIL OPERATIONAL DESCRIPTION** #### Start-Up The UVLO circuit prevents the internal MOSFET switches and oscillator circuit from turning on, if the voltage on $V_{DD}$ pin is less than 2.5 V. With typical UVLO hysteresis of 0.1 V, controller is continuously powered on until the V<sub>DD</sub> voltage drops below 2.4 V. This hysteresis prevents the converter from oscillating during the start-up phase and unintentionally locking up the system. Once the V<sub>DD</sub> voltage exceeds the UVLO threshold, and with no other shutdown condition detected, an internal Power-On-Reset timer is activated while most circuitry, except the output driver, are turned on. After the POR timeout of about 1 ms, the internal soft-start capacitor is allowed to charge. When the soft-start capacitor voltage reaches 0.5 V, the PWM circuit is enabled. Thereafter, the constant current charging the soft-start capacitor will force the output voltage to rise gradually without overshooting. To prevent negative undershoot, the synchronous switch is tri-stated until the duty cycle reaches about 10%. In tri-state, the high-side p-channel MOSFET is turned off by pulling up the gate voltage to VS potential. The low-side n-channel MOSFET is turned off by pulling down the gate voltage to PGND potential. Note that the Si9165 will always soft starts in the PWM mode regardless of the voltage level on the $PWM/\overline{PSM}$ pin. #### **Shutdown** The Si9165 is designed to conserve as much battery life as possible by decreasing current consumption of IC during normal operation as well as the shutdown mode. With logic low level on the $\overline{\text{SD}}$ pin, current consumption of the Si9165 is decreased to less than 1 $\mu\text{A}$ by shutting off most of the circuits. The logic high enables the controller and starts up as described in "Start-Up" section above. ### **Over Temperature Protection** The Si9165 is designed with over temperature protection circuit to prevent MOSFET switches from running away. If the temperature reaches 165°C, internal soft-start capacitor is discharged, shutting down the output stage. Converter remains in the disabled mode until the temperature in the IC decreases below 140°C. wy vishay com Document Number: 70845 #### **PWM Mode** With PWM/PSM mode pin in logic high condition, the Si9165 operates in constant frequency (PWM) mode. As the load and line varies, switching frequency remain constant. switching frequency is programmed by the Rosc value as shown by the Oscillator curve. In the PWM mode, the synchronous drive is always enabled, even when the output current reaches 0 A. In continuous current mode, transfer function of the converter remain constant, providing fast transient response. If the converter operates in discontinuous current mode, overall loop gain decreases and transient response time can be ten times longer than if the converter remain in continuous current mode. This transient response time advantage can significantly decrease the hold-up capacitors needed on the output of dc-dc converter to meet the transient voltage regulation. Therefore, the PWM/PSM pin is available to dynamically program the controller. The maximum duty cycle of the Si9165 can reach 100% in buck mode. This allows the system designers to extract out the maximum stored energy from the battery. Once the controller delivers 100% duty cycle, converter operates like a saturated linear regulator. At 100% duty cycle, synchronous rectification is completely turned off. Up to a maximum duty cycle of 80% at 2-MHz switching frequency, controller maintains perfect output voltage regulation. If the input voltage drops below the level where the converter requires greater than 80% duty cycle, controller will deliver 100% duty cycle. This instantaneous jump in duty cycle is due to fixed BBM time, MOSFET delay/rise/fall time, and the internal propagational delays. In order to maintain regulation, controller might fluctuate its duty cycle back and forth from 100% to something less than maximum duty cycle while the converter is operating in this input voltage range. If the input voltage drops further, controller will remain on 100%. If the input voltage increases to a point where it requires less than 80% duty cycle, synchronous rectification is once again activated. The maximum duty cycle under boost mode is internally limited to 75% to prevent inductor saturation. If the converter is turned on for 100% duty cycle, inductor never gets a chance to discharge its energy and eventually saturates. In boost mode, synchronous rectifier is always turned on for minimum or greater duration as long as the switch has been turned on. The controller will deliver 0% duty cycle, if the input voltage is greater than the programmed output voltage. Because of signal propagation time and MOSFET delay/rise/fall time, controller will not transition smoothly from minimum controllable duty cycle to 0% duty cycle. For example, controller may decrease its duty cycle from 5% to 0% abruptly, instead of gradual decrease you see from 75% to 5%. #### **Pulse Skipping Mode** The gate charge losses produced from the Miller capacitance of MOSFETs are the dominant power dissipation parameter during light load (i.e. < 10 mA). Therefore, less gate switching will improve overall converter efficiency. This is exactly why the Si9165 is designed with pulse skipping mode. If the PWM/PSM pin is connected to logic low level, converter operates in pulse skipping modulation (PSM) mode. During the pulse skipping mode, quiescent current of the controller is decreased to approximately 200 $\mu A$ , instead of 500 $\mu A$ during the PWM mode. This is accomplished by turning off most of internal control circuitry and utilizing a simple constant on-time control with feedback comparator. The controller is designed to have a constant on-time and a minimum off-time acting as the feedback comparator blanking time. If the output voltage drops below the desired level, the main switch is first turned on and then off. If the applied on-time is insufficient to provide the desired voltage, the controller will force another on and off sequence, until the desired voltage is accomplished. If the applied on-time forces the output to exceed the desired level, as typically found in the light load condition, the converter stays off. The excess energy is delivered to the output slowly, forcing the converter to skip pulses as needed to maintain regulation. The on-time and off-time are set internally based on inductor used (1.5-μH Typical), Mode pin selection and maximum load current. Wide duty cycle range can be achieved in both buck and boost configurations. In pulse skipping mode, synchronous rectifier drive is also disabled to further decrease the gate charge loss, which in turn improves overall converter efficiency. #### Reference The reference voltage of the Si9165 is set at 1.3 V. The reference voltage is internally connected to the non-inverting inputs of the error amplifier. The reference is decoupled with 0.1- $\mu F$ capacitor. #### **Error Amplifier** The error amplifier gain-bandwidth product and slew rate is critical parameters which determines the transient response of converter. The transient response is function of both small and large signal response. The small signal is the converter closed loop bandwidth and phase margin while the large signal is determined by the error amplifier dv/dt and the inductor di/dt slew rate. Besides the inductance value, error amplifier determines the converter response time. In order to minimize the response time, the Si9165 is designed with 2-MHz error amplifier gain-bandwidth product to generate the widest converter bandwidth and 3.5 V/ $\mu$ sec slew rate for ultra-fast large signal response. #### Oscillator The oscillator is designed to operate up to 2-MHz minimal. The 2-MHz operating frequency allows the converter to minimize the inductor and capacitor size, improving the power density of the converter. Even with 2-MHz switching frequency, quiescent current is only 500 $\mu A$ with unique power saving circuit design. The switching frequency is easily programmed by attaching a resistor to $R_{OSC}$ pin. See oscillator frequency versus $R_{OSC}$ curve to select the proper values for desired operating frequency. The tolerance on the operating frequency is $\pm 20\%$ with 1% tolerance resistor. #### **Synchronization** The synchronization to external clock is easily accomplished by connecting the external clock into the SYNC pin. A logic high to low transition synchronizes the clock. The external clock frequency must be within 1.2 to 1.5 times the internal clock frequency. #### **Break-Before-Make Timing** A proper BBM time is essential in order to prevent shoot-through current and maintain high efficiency. The break-before-make time is set internally at 20 ns @ $V_S = 3.6 \text{ V}$ . The high and low-side MOSFET drain voltages are monitored and when the drain voltage reaches the 1.75 V below or above its initial starting voltage, 20 ns BBM time is set before the other switch turns on. The maximum controllable duty cycle is limited by the BBM time. Since the BBM time is fixed, maximum controllable duty cycle will vary depending on the switching frequency. #### **Output MOSFET Stage** The high- and low-side switches are integrated to provide optimum performance and to minimize the overall converter size. Both, high and low-side switches are designed to handle up to 600 mA of continuous current. The MOSFET switches were designed to minimize the gate charge loss as well as the conduction loss. For the high frequency operation, switching losses can exceed conduction loss, if the switches are designed incorrectly. Under full load, efficiency of 90% is accomplished with 3.6-V battery voltage in both buck and boost modes (+2.7-V output voltage for buck mode and +5-V output voltage for boost mode). Document Number: 70845