SN65HVD1050-Q1

SLLS696A-MAY 2006-REVISED JUNE 2006

# EMC OPTIMIZED CAN TRANSCEIVER

# FEATURES

- Qualified for Automotive Applications
- Customer-Specific Configuration Control Can Be Supported Along With Major-Change Approval
- Improved Drop In Replacement for the TJA1050
- Meets or Exceeds the Requirements of ISO 11898-2
- GIFT / ICT Compliant

STRUMENTS

www.ti.com

- ESD protection up to ±8 kV (Human Body Model) on Bus Pins
- High Electromagnetic Immunity (EMI)
- Low Electromagnetic Emissions (EME)
- Bus-Fault Protection of -27 V to 40 V
- Dominant Time-Out Function
- Thermal Shutdown Protection
- Power-Up/Down Glitch-Free Bus Inputs and Outputs
  - High Input Impedance with Low V<sub>cc</sub>
  - Monotonic Outputs During Power Cycling

# **APPLICATIONS**

- GMW3122 Dual Wire CAN Physical Layer
- SAE J2284 High Speed CAN for Automotive Applications
- SAE J1939 Standard Data Bus Interface
- ISO 11783 Standard Data Bus Interface
- NMEA 2000 Standard Data Bus Interface
- Industrial Automation
  DeviceNet<sup>™</sup> Data Buses (Vendor ID #806)

# DESCRIPTION

The SN65HVD1050 meets or exceeds the specifications of the ISO 11898 standard for use in applications employing a Controller Area Network (CAN). The device is qualified for use in automotive applications.

As a CAN transceiver, this device provides differential transmit capability to the bus and differential receive capability to a CAN controller at signaling rates up to 1 megabit per second (Mbps)<sup>(1)</sup>.

 The signaling rate of a line is the number of voltage transitions that are made per second expressed in the units bps (bits per second).

### FUNCTION BLOCK DIAGRAM





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. DeviceNet is a trademark of Texas Instruments.

# SN65HVD1050-Q1

SLLS696A-MAY 2006-REVISED JUNE 2006



### **DESCRIPTION (CONTINUED)**

Designed for operation is especially harsh environments, the HVD1050 features cross-wire, over-voltage, and loss of ground protection from -27 V to 40 V, over-temperature protection, a -12 V to 12 V common-mode range, and will withstand voltage transients from -200 V to 200 V according to ISO 7637.

Pin 8 provides for two different modes of operation: high-speed or silent mode. The high-speed mode of operation is selected by connecting S (pin 8) to ground.

If a high logic level is applied to the S pin of the SN65HVD1050, the device enters a listen-only silent mode during which the driver is switched off while the receiver remains fully functional.

In silent mode, all bus activity is passed by the receiver output to the local protocol controller. When data transmission is required, the local protocol controller reverses this low-current silent mode by placing a logic-low on the S pin to resume full operation.

A dominant-time-out circuit in the SN65HVD1050 prevents the driver from blocking network communication with a hardware or software failure. The time-out circuit is triggered by a falling edge on TXD (pin 1). If no rising edge is seen before the time-out constant of the circuit expires, the driver is disabled. The circuit is then reset by the next rising edge on TXD.

 $V_{ref}$  (pin 5) is available as a  $V_{CC}/2$  voltage reference.

The SN65HVD1050 is characterized for operation from -40°C to 125°C.

| s               | N65HV | D10 | 50               |
|-----------------|-------|-----|------------------|
| тхр 🔲           | 1     | 8   | ∏s               |
| GND 🔲           | 2     | 7   |                  |
| V <sub>CC</sub> | 3     | 6   |                  |
| RXD 🔲           | 4     | 5   | V <sub>ref</sub> |

#### **ORDERING INFORMATION**

| Ĩ | PART NUMBER    | PACKAGE | MARKED<br>AS | ORDERING NUMBER         |
|---|----------------|---------|--------------|-------------------------|
|   | SN65HVD1050-Q1 | SOIC-8  | H1050Q       | SN65HVD1050QDRQ1 (reel) |

### ABSOLUTE MAXIMUM RATINGS<sup>(1)</sup>

|                 |                                                                   | UNIT            |
|-----------------|-------------------------------------------------------------------|-----------------|
| V <sub>CC</sub> | Supply voltage <sup>(2)</sup>                                     | –0.3 V to 7 V   |
|                 | Voltage range at any bus terminal (CANH, CANL, V <sub>ref</sub> ) | –27 V to 40 V   |
| I <sub>O</sub>  | Receiver output current                                           | 20 mA           |
| VI              | Voltage input, transient pulse <sup>(3)</sup> (CANH, CANL)        | -200 V to 200 V |
| VI              | Voltage input range (TXD, S)                                      | –0.5 V to 6 V   |
| TJ              | Junction temperature                                              | -40°C to 170°C  |

(1) Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltage values, except differential I/O bus voltages, are with respect to network ground terminal.

(3) Tested in accordance with ISO 7637, test pulses 1, 2, 3a, 3b, 5, 6, and 7.

# ELECTROSTATIC DISCHARGE PROTECTION

over operating free-air temperature range (unless otherwise noted)

| PARAMETER                              |                                     | TEST CONDITIONS       |         |  |
|----------------------------------------|-------------------------------------|-----------------------|---------|--|
|                                        | Human Body Model <sup>(2)</sup>     | Bus terminals and GND | ±8 kV   |  |
| Electrostatic discharge <sup>(1)</sup> |                                     | All pins              | ±4 kV   |  |
| Electrostatic discharge (**            | Charged Device Model <sup>(3)</sup> | All pins              | ±1.5 kV |  |
|                                        | Machine Model                       |                       | ±200 V  |  |

(1) All typical values at 25°C.

(2) Tested in accordance JEDEC Standard 22, Test Method A114-A.

(3) Tested in accordance JEDEC Standard 22, Test Method C101.

### **RECOMMENDED OPERATING CONDITIONS**

|                                   |                             |                                                     | MIN  | NOM MA | X UNIT |
|-----------------------------------|-----------------------------|-----------------------------------------------------|------|--------|--------|
| V <sub>CC</sub>                   | Supply voltage              |                                                     | 4.75 | 5.2    | 5 V    |
| $V_{I}$ or $V_{IC}$               | Voltage at any bus terminal | age at any bus terminal (separately or common mode) |      | 1      | 2 V    |
| V <sub>IH</sub>                   | High-level input voltage    | TXD, S                                              | 2    | 5.2    | 5 V    |
| V <sub>IL</sub>                   | Low-level input voltage     |                                                     | 0    | 0      | 8 V    |
| V <sub>ID</sub>                   | Differential input voltage  | rential input voltage                               |      |        | 6 V    |
| 1                                 | Lligh lovel output ourrest  | Driver                                              | -70  |        | ~ ^    |
| V <sub>I</sub> or V <sub>IC</sub> | High-level output current   | Receiver                                            | -2   |        | mA     |
| 1                                 |                             | Driver                                              |      | 7      | 0      |
| I <sub>OL</sub>                   | Low-level output current    | Receiver                                            |      |        | 2 mA   |
| TJ                                | Junction temperature        | See Thermal Characteristics table                   |      | 15     | 0 °C   |

#### SUPPLY CURRENT

over recommended operating conditions (unless otherwise noted)

|                 | PARAMETER          |             | TEST CONDITIONS                           | MIN | TYP | MAX | UNIT |
|-----------------|--------------------|-------------|-------------------------------------------|-----|-----|-----|------|
|                 |                    | Silent mode | S at $V_{CC}$ , $V_I = V_{CC}$            |     | 6   | 10  |      |
| I <sub>CC</sub> | 5-V Supply current | Dominant    | $V_{I}$ = 0 V, 60 $\Omega$ Load, S at 0 V |     | 50  | 70  | mA   |
|                 |                    | Recessive   | $V_I = V_{CC}$ , No Load, S at 0 V        |     | 6   | 10  |      |

### DEVICE SWITCHING CHARACTERISTICS

over operating free-air temperature range (unless otherwise noted)

|                       | PARAMETER                                                                | TEST CONDITIONS    | MIN    | TYP MAX | UNIT |
|-----------------------|--------------------------------------------------------------------------|--------------------|--------|---------|------|
| t <sub>d(LOOP1)</sub> | Total loop delay, driver input to receiver output, recessive to dominant |                    | 90 230 |         |      |
| t <sub>d(LOOP2)</sub> | Total loop delay, driver input to receiver output, dominant to recessive | Figure 9, S at 0 V | 90     | 230     | - ns |

### **DRIVER ELECTRICAL CHARACTERISTICS**

over recommended operating conditiions (unless otherwise noted)

|                                           | PARAMETER                       |      | TEST CONDITIONS                                                                   | MIN | TYP <sup>(1)</sup> | MAX | UNIT |
|-------------------------------------------|---------------------------------|------|-----------------------------------------------------------------------------------|-----|--------------------|-----|------|
| V <sub>O(D)</sub> Bus output voltage (Dor | Pue output voltage (Dominant)   | CANH | $V_{I} = 0 V$ , S at 0 V, $R_{L} = 60 \Omega$ , See Figure 1                      | 2.9 | 3.4                | 4.5 | V    |
|                                           | ) Bus output voltage (Dominant) | CANL |                                                                                   | 1.5 | v                  |     |      |
| V <sub>O(R</sub>                          | Bus output voltage (Recessive)  |      | $V_{\rm I}$ = 3 V, S at 0 V, $R_{\rm L}$ = 60 $\Omega,$ See Figure 1 and Figure 2 | 2   | 2.3                | 3   | V    |

(1) All typical values are at 25°C with a 5-V supply.

# SN65HVD1050-Q1

SLLS696A-MAY 2006-REVISED JUNE 2006

# DRIVER ELECTRICAL CHARACTERISTICS (continued)

over recommended operating conditiions (unless otherwise noted)

|                     | PARAMETER                                            | TEST CONDITIONS                                                                      | MIN   | <b>TYP</b> <sup>(1)</sup> | MAX  | UNIT |
|---------------------|------------------------------------------------------|--------------------------------------------------------------------------------------|-------|---------------------------|------|------|
| M                   | Differential output voltage (Dominant)               | $V_{I}$ = 0 V, $R_{L}$ = 60 $\Omega,$ S at 0 V, See Figure 1, Figure 2, and Figure 3 | 1.5   |                           | 3    | V    |
| V <sub>OD(D)</sub>  | Differential output voltage (Dominant)               | $V_{I}$ = 0 V, $R_{L}$ = 45 $\Omega,$ S at 0 V, See Figure 1, Figure 2, and Figure 3 | 1.4   |                           | 3    | V    |
| V                   | Differential output valtage (Peacesive)              | $V_{I} = 3 V, S at 0 V, See Figure 1 and Figure 2 -0.012$                            | 0.012 | V                         |      |      |
| V <sub>OD(R)</sub>  | Differential output voltage (Recessive)              | V <sub>I</sub> = 3 V, S at 0 V, No Load                                              | -0.5  |                           | 0.05 | v    |
| V <sub>OC(ss)</sub> | Steady state common-mode output voltage              | - S at 0 V, Figure 8                                                                 | 2     | 2.3                       | 3    | V    |
| $\Delta V_{OC(ss)}$ | Change in steady-state common-mode<br>output voltage |                                                                                      |       | 30                        |      | mV   |
| I <sub>IH</sub>     | High-level input current, TXD input                  | V <sub>I</sub> at V <sub>CC</sub>                                                    | -2    |                           | 2    |      |
| I <sub>IL</sub>     | Low-level input current, TXD input                   | V <sub>I</sub> at 0 V                                                                | -50   |                           | -10  | μA   |
| I <sub>O(off)</sub> | Power-off TXD output current                         | V <sub>CC</sub> at 0 V, TXD at 5 V                                                   |       |                           | 1    |      |
|                     |                                                      | V <sub>CANH</sub> = -12 V, CANL Open, See Figure 11                                  | -105  | -72                       |      |      |
|                     | Chart aircuit standy state output surrant            | V <sub>CANH</sub> = 12 V, CANL Open, See Figure 11                                   |       | 0.36                      | 1    | ~ ^  |
| I <sub>OS(ss)</sub> | Short-circuit steady-state output current            | V <sub>CANL</sub> = -12 V, CANH Open, See Figure 11                                  | -1    | -0.5                      |      | mA   |
|                     |                                                      | V <sub>CANL</sub> = 12 V, CANH Open, See Figure 11                                   |       | 71                        | 105  |      |
| Co                  | Output capacitance                                   | See receiver input capacitance                                                       |       |                           |      |      |

#### **DRIVER SWITCHING CHARACTERISTICS**

over recommended operating conditions (unless otherwise noted)

|                    | PARAMETER                                        | TEST CONDITIONS                    | MIN | TYP | MAX | UNIT |
|--------------------|--------------------------------------------------|------------------------------------|-----|-----|-----|------|
| t <sub>PLH</sub>   | Propagation delay time, low-to-high level output |                                    | 25  | 65  | 120 |      |
| t <sub>PHL</sub>   | Propagation delay time, high-to-low level output |                                    | 25  | 45  | 120 |      |
| t <sub>r</sub>     | Differential output signal rise time             | S at 0 V, See Figure 4             |     | 25  |     | ns   |
| t <sub>f</sub>     | Differential output signal fall time             |                                    |     | 50  |     |      |
| t <sub>en</sub>    | Enable time from silent mode to dominant         | See Figure 7                       |     |     | 1   | μs   |
| t <sub>(dom)</sub> | Dominant time-out                                | $\downarrow V_{I}$ , See Figure 10 | 300 | 450 | 700 | μs   |

# **RECEIVER ELECTRICAL CHARACTERISTICS**

over recommended operating conditions (unless otherwise noted)

|                     | PARAMETER                                                 | TEST CONDITIONS                                                         | MIN | TYP <sup>(1)</sup> | MAX | UNIT |
|---------------------|-----------------------------------------------------------|-------------------------------------------------------------------------|-----|--------------------|-----|------|
| V <sub>IT+</sub>    | Positive-going input threshold voltage                    | S at 0 V, See Table 1                                                   |     | 800                | 900 |      |
| V <sub>IT-</sub>    | Negative-going input threshold voltage                    | - S at 0 v, See Table T                                                 | 500 | 650                |     | mV   |
| V <sub>hys</sub>    | Hysteresis voltage (V <sub>IT+</sub> - V <sub>IT-</sub> ) |                                                                         | 100 | 125                |     |      |
| V <sub>OH</sub>     | High-level output voltage                                 | $I_0 = -2$ mA, See Figure 6                                             | 4   | 4.6                |     | V    |
| V <sub>OL</sub>     | Low-level output voltage                                  | I <sub>O</sub> = 2 mA, See Figure 6                                     |     | 0.2                | 0.4 | V    |
| I <sub>I(off)</sub> | Power-off bus input current                               | CANH or CANL = 5 V,<br>Other pin at 0 V,<br>$V_{CC}$ at 0 V, TXD at 0 V |     | 165                | 250 | μΑ   |
| I <sub>O(off)</sub> | Power-off RXD leakage current                             | V <sub>CC</sub> at 0 V, RXD at 5 V                                      |     |                    | 20  | μA   |
| CI                  | Input capacitance to ground, (CANH or CANL)               | TXD at 3 V,<br>V <sub>I</sub> = 0.4 sin (4E6πt) + 2.5 V                 |     | 13                 |     | pF   |
| CID                 | Differential input capacitance                            | TXD at 3 V, $V_1 = 0.4 \sin (4E6\pi t)$                                 |     | 5                  |     |      |
| R <sub>ID</sub>     | Differential input resistance                             |                                                                         | 30  |                    | 80  | ko   |
| R <sub>IN</sub>     | Input resistance, (CANH or CANL)                          | TXD at 3 V, S at 0 V                                                    | 15  | 30                 | 40  | kΩ   |

(1) All typical values are at 25°C with a 5-V supply.

# **RECEIVER ELECTRICAL CHARACTERISTICS (continued)**

over recommended operating conditions (unless otherwise noted)

|                  | PARAMETER                                                                                    | TEST CONDITIONS           | MIN | TYP <sup>(1)</sup> | MAX | UNIT |
|------------------|----------------------------------------------------------------------------------------------|---------------------------|-----|--------------------|-----|------|
| R <sub>l(m</sub> | Input resistance matching<br>[1 – (R <sub>IN (CANH)</sub> / R <sub>IN (CANL)</sub> )] x 100% | $V_{(CANH)} = V_{(CANL)}$ | -3% | 0%                 | 3%  |      |

# **RECEIVER SWITCHING CHARACTERISTICS**

over recommended operating conditiions (unless otherwise noted)

|                  | PARAMETER                                        | TEST CONDITIONS                            | MIN | TYP | MAX | UNIT |
|------------------|--------------------------------------------------|--------------------------------------------|-----|-----|-----|------|
| t <sub>PLH</sub> | Propagation delay time, low-to-high-level output |                                            | 60  | 100 | 130 | ns   |
| t <sub>PHL</sub> | Propagation delay time, high-to-low-level output |                                            | 45  | 70  | 130 | ns   |
| t <sub>r</sub>   | Output signal rise time                          | S at 0 V or V <sub>CC</sub> , See Figure 6 |     | 8   |     | ns   |
| t <sub>f</sub>   | Output signal fall time                          |                                            |     | 8   |     | ns   |

#### **S-PIN CHARACTERISTICS**

over recommended operating conditiions (unless otherwise noted)

|                 | PARAMETER                | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
|-----------------|--------------------------|-----------------|-----|-----|-----|------|
| I <sub>IH</sub> | High level input current | S at 2 V        | 20  | 40  | 70  |      |
| $I_{\rm IL}$    | Low level input current  | S at 0.8 V      | 5   | 20  | 30  | μA   |

#### **VREF-PIN CHARACTERISTICS**

over operating free-air temperature range (unless otherwise noted)

|    | PARAMETER                | TEST CONDITIONS                 | MIN                 | TYP          | MAX          | UNIT |
|----|--------------------------|---------------------------------|---------------------|--------------|--------------|------|
| Vo | Reference output voltage | –50 μA < I <sub>O</sub> < 50 μA | 0.4 V <sub>CC</sub> | $0.5 V_{CC}$ | $0.6 V_{CC}$ | V    |

# THERMAL CHARACTERISTICS

over operating free-air temperature range (unless otherwise noted)

| PARAMETER            |                                      | TEST CONDITIONS                                                                                                                        |  | TYP | MAX | UNIT |
|----------------------|--------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|--|-----|-----|------|
| 0                    | Junction-to-air thermal resistance   | Low-K thermal resistance <sup>(1)</sup>                                                                                                |  | 211 |     |      |
| $\theta_{JA}$        | Junction-to-air thermal resistance   | High-K thermal resistance                                                                                                              |  | 131 |     | °C/W |
| $\theta_{JB}$        | Junction-to-board thermal resistance |                                                                                                                                        |  | 53  |     | -C/W |
| $\theta_{\text{JC}}$ | Junction-to-case thermal resistance  |                                                                                                                                        |  | 79  |     |      |
| D                    | Augrage power discipation            | $V_{CC}$ = 5 V, $T_j$ = 27°C, $R_L$ = 60 $\Omega,$ S at 0 V, Input to TXD at 500 kHz, 50% duty cycle square wave. CL at RXD = 15 pF    |  | 112 |     | mW   |
| P <sub>D</sub>       | Average power dissipation            | $V_{CC}$ = 5.5 V, $T_j$ = 130°C, $R_L$ = 45 $\Omega,$ S at 0 V, Input to TXD at 500 kHz, 50% duty cycle square wave. CL at RXD = 15 pF |  |     | 170 |      |
|                      | Thermal shutdown temperature         |                                                                                                                                        |  | 190 |     | °C   |

(1) Tested in accordance with the Low-K or High-K thermal metric definitions of EIA/JESD51-3 for leaded surface-mount packages.

### **FUNCTION TABLES**

#### DRIVER

| INF                | PUTS             | OUTF                | BUS STATE           |           |
|--------------------|------------------|---------------------|---------------------|-----------|
| TXD <sup>(1)</sup> | S <sup>(1)</sup> | CANH <sup>(1)</sup> | CANL <sup>(1)</sup> |           |
| L                  | L or Open        | Н                   | L                   | DOMINANT  |
| Н                  | Х                | Z                   | Z                   | RECESSIVE |
| Open               | Х                | Z                   | Z                   | RECESSIVE |
| Х                  | Н                | Z                   | Z                   | RECESSIVE |

(1) H = high level; L = low level; X = irrelevant; ? = indeterminate; Z = high impedance

|                                                            | RECEIVER                  |           |
|------------------------------------------------------------|---------------------------|-----------|
| DIFFERENTIAL INPUTS<br>V <sub>ID</sub> = V(CANH) – V(CANL) | OUTPUT RXD <sup>(1)</sup> | BUS STATE |
| V <sub>ID</sub> ≥ 0.9 V                                    | L                         | DOMINANT  |
| 0.5 V < V <sub>ID</sub> < 0.9 V                            | ?                         | ?         |
| V <sub>ID</sub> ≤ 0.5 V                                    | Н                         | RECESSIVE |
| Open                                                       | Н                         | RECESSIVE |

(1) H = high level; L = low level; X = irrelevant; ? = indeterminate; Z = high impedance

#### PARAMETER MEASUREMENT INFORMATION



#### Figure 1. Driver Voltage, Current, and Test Definition

Figure 2. Bus Logic State Voltage Definitions



Figure 3. Driver V<sub>OD</sub> Test Circuit



### PARAMETER MEASUREMENT INFORMATION (continued)







Figure 5. Receiver Voltage and Current Definitions



A. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$  125 kHz, 50% duty cycle, t<sub>f</sub> $\leq$  6 ns, t<sub>f</sub> $\leq$  6 ns, Z<sub>0</sub> = 50  $\Omega$ .

B.  $C_L$  includes instrumentation and fixture capacitance within  $\pm 20\%$ .

#### Figure 6. Receiver Test Circuit and Voltage Waveforms

| Table 1. Differential input voltage Threshold Test |        |                 |   |                 |  |  |  |
|----------------------------------------------------|--------|-----------------|---|-----------------|--|--|--|
|                                                    | INPUT  |                 |   |                 |  |  |  |
| V <sub>CANH</sub>                                  | VCANL  | V <sub>ID</sub> |   | R               |  |  |  |
| –11.1 V                                            | –12 V  | 900 mV          | L |                 |  |  |  |
| 12 V                                               | 11.1 V | 900 mV          | L | N/              |  |  |  |
| -6 V                                               | –12 V  | 6 V             | L | V <sub>OL</sub> |  |  |  |
| 12 V                                               | 6 V    | 6 V             | L |                 |  |  |  |
| –11.5 V                                            | –12 V  | 500 mV          | Н |                 |  |  |  |
| 12 V                                               | 11.5 V | 500 mV          | Н |                 |  |  |  |
| –12 V                                              | -6 V   | 6 V             | Н | V <sub>OH</sub> |  |  |  |
| 6 V                                                | 12 V   | 6 V             | Н | 1               |  |  |  |
| Open                                               | Open   | Х               | Н |                 |  |  |  |

#### Table 1. Differential Input Voltage Threshold Test





NOTE: All V<sub>I</sub> input pulses are supplied by a generator having the following characteristics: t<sub>r</sub> or t<sub>f</sub> ≤ 6 ns, Pulse Repetition Rate (PRR) = 25 kHz, 50% duty cycle





NOTE: All V<sub>1</sub> input pulses are from 0 V to V<sub>CC</sub> and supplied by a generator having the following characteristics:  $t_r$  or  $t_f \le 6$  ns. Pulse Repetition Rate (PRR) = 125 kHz, 50% duty cycle.

#### Figure 8. Common Mode Output Voltage Test and Waveforms



A. All V<sub>1</sub> input pulses are from 0 V to V<sub>CC</sub> and supplied by a generator having the following characteristics:  $t_r$  or  $t_f \le 6$  ns. Pulse Repetition Rate (PRR) = 125 kHz, 50% duty cycle.

#### Figure 9. t<sub>(LOOP)</sub> Test Circuit and Waveform



- A. All V<sub>I</sub> input pulses are from 0 V to V<sub>CC</sub> and supplied by a generator having the following characteristics:  $t_r$  or  $t_f \le 6$  ns. Pulse Repetition Rate (PRR) = 500 Hz, 50% duty cycle.
- B.  $C_L = 100 \text{ pF}$  includes instrumentation and fixture capacitance within  $\pm 20\%$ .

#### Figure 10. Dominant Time-Out Test Circuit and Waveforms



Figure 11. Driver Short-Circuit Current Test and Waveform



# **DEVICE INFORMATION**

| TJA1050 <sup>(1)</sup>     | PARAMETER                               | HVD1050                                                  |
|----------------------------|-----------------------------------------|----------------------------------------------------------|
|                            | TRANSMITT                               | ER SECTION                                               |
| V <sub>IH</sub>            | High-level input voltage                | Recommended V <sub>IH</sub>                              |
| V <sub>IL</sub>            | Low-level input voltage                 | Recommended V <sub>IL</sub>                              |
| I <sub>IH</sub>            | High-level input current                | Driver I <sub>IH</sub>                                   |
| IIL                        | Low-level input current                 | Driver I <sub>IL</sub>                                   |
|                            | BUS SI                                  | ECTION                                                   |
| ILI                        | Power-off bus input current             | Receiver I <sub>I(off)</sub>                             |
| I <sub>O(SC)</sub>         | Short-circuit output current            | Driver I <sub>OS(SS)</sub>                               |
| V <sub>O(dom)</sub>        | Dominant output voltage                 | Driver V <sub>O(D)</sub>                                 |
| V <sub>i(dif)(th)</sub>    | Differential input voltage              | Receiver $V_{\text{IT}}$ and recommended $V_{\text{ID}}$ |
| V <sub>i(dif)(hys)</sub>   | Diffrential input hysteresis            | Receiver V <sub>hys</sub>                                |
| V <sub>O(reces)</sub>      | Recessive output voltage                | Driver V <sub>O(R)</sub>                                 |
| V <sub>O(dif)(bus)</sub>   | Differential bus voltage                | Driver $V_{OD(D)}$ and $V_{OD(R)}$                       |
| R <sub>i(cm)</sub>         | CANH, CANL input resistance             | Receiver R <sub>IN</sub>                                 |
| R <sub>i(dif)</sub>        | Differential input resistance           | Receiver R <sub>ID</sub>                                 |
| R <sub>i(cm)(m)</sub>      | Input resistance matching               | Receiver R <sub>I (m)</sub>                              |
| C <sub>i</sub>             | Input capacitance to ground             | Receiver C <sub>I</sub>                                  |
| C <sub>i(dif)</sub>        | Differential input capacitance          | Receiver C <sub>ID</sub>                                 |
|                            | RECEIVER                                | R SECTION                                                |
| I <sub>OH</sub>            | High-level output current               | Recommended I <sub>OH</sub>                              |
| I <sub>OL</sub>            | Low-level output current                | Recommended I <sub>OL</sub>                              |
|                            | Vref PIN                                | SECTION                                                  |
| V <sub>ref</sub>           | Reference output voltage                | Vo                                                       |
|                            | TIMING                                  | SECTION                                                  |
| t <sub>d(TXD-BUSon)</sub>  | Delay TXD to bus active                 | Driver t <sub>PLH</sub>                                  |
| t <sub>d(TXD-BUSoff)</sub> | Delay TXD to bus inactive               | Driver t <sub>PHL</sub>                                  |
| t <sub>d(BUSon-RXD)</sub>  | Delay bus active to RXD                 | Receiver t <sub>PHL</sub>                                |
| t <sub>d(BUSoff-RXD)</sub> | Delay bus inactive to RXD               | Receiver t <sub>PLH</sub>                                |
|                            | $t_{d(TXD-BUSon)} + t_{d(BUSon-RXD)}$   | Device t <sub>LOOP1</sub>                                |
|                            | $t_{d(TXD-BUSoff)} + t_{d(BUSoff-RXD)}$ | Device t <sub>LOOP2</sub>                                |
| t <sub>dom(TXD)</sub>      | Dominant time out                       | Driver t <sub>(dom)</sub>                                |
|                            | S PIN S                                 | ECTION                                                   |
| V <sub>IH</sub>            | High-level input voltage                | Recommended V <sub>IH</sub>                              |
| V <sub>IL</sub>            | Low-level input voltage                 | Recommended VIL                                          |
| I <sub>IH</sub>            | High-level input current                | I <sub>IH</sub>                                          |
| I <sub>IL</sub>            | Low-level input current                 | IIL                                                      |

(1) From TJA1050 Product Specification, Philips Semiconductors, 2002 May 16.

# Equivalent Input and Output Schematic Diagrams





# **TYPICAL CHARACTERISTICS**





### **TYPICAL CHARACTERISTICS (continued)**

Figure 18.

Figure 19.



# **TYPICAL CHARACTERISTICS (continued)**



# PACKAGING INFORMATION

| Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins F | Package<br>Qty | Eco Plan <sup>(2)</sup>    | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> |
|------------------|-----------------------|-----------------|--------------------|--------|----------------|----------------------------|------------------|------------------------------|
| SN65HVD1050QDRQ1 | ACTIVE                | SOIC            | D                  | 8      | 2500           | Green (RoHS &<br>no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

D (R-PDSO-G8)

PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in inches (millimeters).

B. This drawing is subject to change without notice.

Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 (0,15) per end.

Body width does not include interlead flash. Interlead flash shall not exceed .017 (0,43) per side.

E. Reference JEDEC MS-012 variation AA.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products           |                        | Applications       |                           |
|--------------------|------------------------|--------------------|---------------------------|
| Amplifiers         | amplifier.ti.com       | Audio              | www.ti.com/audio          |
| Data Converters    | dataconverter.ti.com   | Automotive         | www.ti.com/automotive     |
| DSP                | dsp.ti.com             | Broadband          | www.ti.com/broadband      |
| Interface          | interface.ti.com       | Digital Control    | www.ti.com/digitalcontrol |
| Logic              | logic.ti.com           | Military           | www.ti.com/military       |
| Power Mgmt         | power.ti.com           | Optical Networking | www.ti.com/opticalnetwork |
| Microcontrollers   | microcontroller.ti.com | Security           | www.ti.com/security       |
| Low Power Wireless | www.ti.com/lpw         | Telephony          | www.ti.com/telephony      |
|                    |                        | Video & Imaging    | www.ti.com/video          |
|                    |                        | Wireless           | www.ti.com/wireless       |

Mailing Address:

Texas Instruments

Post Office Box 655303 Dallas, Texas 75265

Copyright © 2006, Texas Instruments Incorporated